Nonvolatile Memory Design Based on Ferroelectric FETs

被引:92
作者
George, Sumitha [1 ]
Ma, Kaisheng [1 ]
Aziz, Ahmedullah [1 ]
Li, Xueqing [1 ]
Khan, Asif [4 ]
Salahuddin, Sayeef [4 ]
Chang, Meng-Fan [2 ]
Datta, Suman [3 ]
Sampson, John [1 ]
Gupta, Sumeet [1 ]
Narayanan, Vijaykrishnan [1 ]
机构
[1] Penn State Univ, University Pk, PA 16802 USA
[2] Natl Tsing Hua Univ, Hsinchu 30013, Taiwan
[3] Univ Notre Dame, Notre Dame, IN 46556 USA
[4] Univ Calif Berkeley, Berkeley, CA 94720 USA
来源
2016 ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC) | 2016年
关键词
Ferroelectric FET (FEFET); NCFET; hysteresis; non-volatility; nonvolatile memory (NVM); nonvolatile processor (NVP);
D O I
10.1145/2897937.2898050
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Ferroelectric FETs (FEFETs) offer intriguing possibilities for the design of low power nonvolatile memories by virtue of their three-terminal structure coupled with the ability of the ferroelectric (FE) material to retain its polarization in the absence of an electric field. Utilizing the distinct features of FEFETs, we propose a 2-transistor (2T) FEFET-based nonvolatile memory with separate read and write paths. With proper co-design at the device, cell and array levels, the proposed design achieves non-destructive read and lower write power at iso-write speed compared to standard FE-RAM. In addition, the FEFET-based memory exhibits high distinguishability with six orders of magnitude difference in the read currents corresponding to the two states. Comparative analysis based on experimentally calibrated models shows significant improvement of access energy-delay. For example, at a fixed write time of 550ps, the write voltage and energy are 58.5% and 67.7% lower than FERAM, respectively. These benefits are achieved with 2.4 times the area overhead. Further exploration of the proposed FEFET memory in energy harvesting nonvolatile processors shows an average improvement of 27% in forward progress over FERAM.
引用
收藏
页数:6
相关论文
共 23 条
[1]  
[Anonymous], 2013, P INT S VLSI TECHN S, DOI DOI 10.1109/VLSITSA.2013.6545648
[2]   Challenges and Circuit Techniques for Energy-Efficient On-Chip Nonvolatile Memory Using Memristive Devices [J].
Chang, Meng-Fan ;
Lee, Albert ;
Chen, Pin-Cheng ;
Lin, Chrong Jung ;
King, Ya-Chin ;
Sheu, Shyh-Shyuan ;
Ku, Tzu-Kun .
IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2015, 5 (02) :183-193
[3]   Area-Efficient Embedded Resistive RAM ( ReRAM) Macros Using Logic-Process Vertical-Parasitic-BJT ( VPBJT) Switches and Read-Disturb-Free Temperature-Aware Current-Mode Read Scheme [J].
Chang, Meng-Fan ;
Kuo, Chia-Chen ;
Sheu, Shyh-Shyuan ;
Lin, Chorng-Jung ;
King, Ya-Chin ;
Chen, Frederick T. ;
Ku, Tzu-Kun ;
Tsai, Ming-Jinn ;
Wu, Jui-Jen ;
Chih, Yue-Der .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (04) :908-916
[4]  
Chen A, 2015, PROC EUR S-STATE DEV, P109, DOI 10.1109/ESSDERC.2015.7324725
[5]   FETRAM. An Organic Ferroelectric Material Based Novel Random Access Memory Cell [J].
Das, Saptarshi ;
Appenzeller, Joerg .
NANO LETTERS, 2011, 11 (09) :4003-4007
[6]  
FRAM Guide book, 2005, FRAM GUIDE BOOK FUJI
[7]   MiBench: A free, commercially representative embedded benchmark suite [J].
Guthaus, MR ;
Ringenberg, JS ;
Ernst, D ;
Austin, TM ;
Mudge, T ;
Brown, RB .
WWC-4: IEEE INTERNATIONAL WORKSHOP ON WORKLOAD CHARACTERIZATION, 2001, :3-14
[8]   Ferroelectric (Fe)-NAND Flash Memory With Batch Write Algorithm and Smart Data Store to the Nonvolatile Page Buffer for Data Center Application High-Speed and Highly Reliable Enterprise Solid-State Drives [J].
Hatanaka, Teruyoshi ;
Yajima, Ryoji ;
Horiuchi, Takeshi ;
Wang, Shouyu ;
Zhang, Xizhen ;
Takahashi, Mitsue ;
Sakai, Shigeki ;
Takeuchi, Ken .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (10) :2156-2164
[9]   An anti-ferroelectric gated Landau transistor to achieve sub-60 mV/dec switching at low voltage and high speed [J].
Karda, Kamal ;
Jain, Ankit ;
Mouli, Chandra ;
Alam, Muhammad Ashraful .
APPLIED PHYSICS LETTERS, 2015, 106 (16)
[10]  
Khan A. I., 2011, IEDM