An Evaluation of CMOS Adders in Deep Submicron Processes

被引:0
|
作者
Gera, Rahul J. [1 ]
Hoe, David H. K. [1 ]
机构
[1] Univ Texas Tyler, Dept Elect Engn, Tyler, TX 75799 USA
关键词
DESIGN; LOGIC;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
An evaluation of various adders that are representative of different CMOS logic design styles is carried out for nanoscale CMOS technologies using a Predictive Technology Model from [1]. The adders under consideration are the static CMOS mirror adder, the Complementary Pass-transistor Logic (CPL) adder, the Transmission Gate Adder (TGA), and the Hybrid-CMOS adder (HCMOS). The adders are evaluated in terms of delay, power dissipation, voltage scalability, and area. Because scaling of the voltage supply to less than 1 V results in gate overdrive factors of less than 0.5 V, it is found that adders that maintain the optimum signal paths for both high and low signals (the mirror and TGA adders) had the best performance metrics when scaled to the deep submicron regime. The adders that rely upon PMOS feedback for signal restoration (the CPL and HCMOS designs) experienced significant degradation in performance at low power supply voltages.
引用
收藏
页码:126 / 129
页数:4
相关论文
共 50 条
  • [31] Sensing design issues in deep submicron CMOS SRAMs
    Natarajan, A
    Shankar, V
    Maheshwari, A
    Burleson, W
    IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: NEW FRONTIERS IN VLSI DESIGN, 2005, : 42 - 45
  • [32] Submicron CMOS isolation technique using deep trenches
    1600, Electrochemical Soc Inc, Manchester, NH, USA (89):
  • [33] Radiation hardening of ASICs in deep submicron CMOS technologies
    Szczygiel, R
    PHOTONICS APPLICATIONS IN ASTRONOMY, COMMUNICATIONS, INDUSTRY, AND HIGH-ENERGY PHYSICS EXPERIMENTS III, 2005, 5775 : 103 - 110
  • [34] IDDQ defect detection in deep submicron CMOS ICs
    Kundu, S
    SEVENTH ASIAN TEST SYMPOSIUM (ATS'98), PROCEEDINGS, 1998, : 150 - 152
  • [35] Deep submicron CMOS current IC testing: Is there a future?
    Hawkins, CF
    Soden, JM
    IEEE DESIGN & TEST OF COMPUTERS, 1999, 16 (04): : 14 - 15
  • [36] Analog circuits in ultra-deep-submicron CMOS
    Annema, AJ
    Nauta, B
    van Langevelde, R
    Tuinhout, H
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (01) : 132 - 143
  • [37] CMOS-process technology deepens deep submicron
    Lipman, J
    EDN, 1997, 42 (05) : 16 - 16
  • [38] Characterization and modeling of parasitic emission in deep submicron CMOS
    Vrignon, B
    Bendhia, SD
    Lamoureux, E
    Sicard, E
    IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2005, 47 (02) : 382 - 387
  • [39] Deep submicron CMOS based on silicon germanium technology
    ONeill, AG
    Antoniadis, DA
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1996, 43 (06) : 911 - 918
  • [40] Modeling and characterization of ultra deep submicron CMOS devices
    Arora, ND
    IEICE TRANSACTIONS ON ELECTRONICS, 1999, E82C (06): : 967 - 975