An Evaluation of CMOS Adders in Deep Submicron Processes

被引:0
|
作者
Gera, Rahul J. [1 ]
Hoe, David H. K. [1 ]
机构
[1] Univ Texas Tyler, Dept Elect Engn, Tyler, TX 75799 USA
关键词
DESIGN; LOGIC;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
An evaluation of various adders that are representative of different CMOS logic design styles is carried out for nanoscale CMOS technologies using a Predictive Technology Model from [1]. The adders under consideration are the static CMOS mirror adder, the Complementary Pass-transistor Logic (CPL) adder, the Transmission Gate Adder (TGA), and the Hybrid-CMOS adder (HCMOS). The adders are evaluated in terms of delay, power dissipation, voltage scalability, and area. Because scaling of the voltage supply to less than 1 V results in gate overdrive factors of less than 0.5 V, it is found that adders that maintain the optimum signal paths for both high and low signals (the mirror and TGA adders) had the best performance metrics when scaled to the deep submicron regime. The adders that rely upon PMOS feedback for signal restoration (the CPL and HCMOS designs) experienced significant degradation in performance at low power supply voltages.
引用
收藏
页码:126 / 129
页数:4
相关论文
共 50 条
  • [1] Fault clustering in deep-submicron CMOS processes
    Schat, Jan
    2008 DESIGN, AUTOMATION AND TEST IN EUROPE, VOLS 1-3, 2008, : 1360 - 1363
  • [2] Analog design in deep submicron CMOS processes for LHC
    Rivetti, A
    Anelli, G
    Anghinolfi, F
    Campbell, M
    Delmastro, M
    Heijne, E
    Faccio, F
    Florian, S
    Jarron, P
    Kloukinas, K
    Marchioro, A
    PROCEEDINGS OF THE FIFTH WORKSHOP ON ELECTRONICS FOR LHC EXPERIMENTS, 1999, : 157 - 161
  • [3] The prediction of circuit performance variations for deep submicron CMOS processes
    Gneiting, T
    Jalowiecki, I
    1996 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 1996, : 140 - 148
  • [4] Study and Evaluation in CMOS Full Adders
    陈国章
    陈昊
    何丕廉
    Transactions of Tianjin University, 2003, (01) : 54 - 57
  • [5] A model for crosstalk noise evaluation in deep submicron processes
    Sabet, PB
    Ilponse, F
    INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2001, : 139 - 144
  • [6] SoC integration in deep submicron CMOS
    Rickert, P
    Haroun, B
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2004, TECHNICAL DIGEST, 2004, : 653 - 656
  • [7] Physics of deep submicron CMOS VLSI
    Buss, DD
    Physics of Semiconductors, Pts A and B, 2005, 772 : 1591 - 1594
  • [8] The Design of Low Noise Amplifiers in Deep Submicron CMOS Processes: A Convex Optimization Approach
    Hoe, David H. K.
    Jin, Xiaoyu
    VLSI DESIGN, 2015,
  • [9] TCAD tools in undergraduate studies: A laboratory work for learning deep submicron CMOS processes
    Barzdenas, Vaidotas
    Grazulevicius, Gediminas
    Vasjanov, Aleksandr
    INTERNATIONAL JOURNAL OF ELECTRICAL ENGINEERING EDUCATION, 2020, 57 (02) : 133 - 163
  • [10] Physical Modeling of Perimeter-Gated SPADs in Standard Deep Submicron CMOS Processes
    Hasan, Sajid
    Shawkat, Mst Shamim Ara
    17TH IEEE DALLAS CIRCUITS AND SYSTEMS CONFERENCE, DCAS 2024, 2024,