Double-sampling extended-counting ADC

被引:25
作者
De Maeyer, J [1 ]
Rombouts, P [1 ]
Weyten, L [1 ]
机构
[1] Univ Ghent, Elect & Informat Syst Lab, B-9000 Ghent, Belgium
关键词
analog-to-digital conversion; double sampling; extended counting;
D O I
10.1109/JSSC.2003.822903
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Extended-counting analog-to-digital conversion combines the accuracy of SigmaDelta modulation with the speed of algorithmic conversion. In this paper, a double-sampling technique is introduced for this type of converter. It is based on a variant of the fully floating bilinear integrator. This way, the clock frequency of the converter is almost halved. An experimental converter was designed in a 0.6-mum CMOS technology for a bandwidth of 500 kHz at a 3.3-V supply. In the switched-capacitor implementation, the hardware is extensively reused. This way, the converter can be realized with only one operational amplifier. On the other hand, compared to alternative implementations, the amount of switches is increased. These are designed carefully in order not to degrade the performance. The converter converts a sample in 24 clock cycles and achieves a dynamic range of 87 dB. The peak signal-to-noise ratio (SNR) and signal-to-noise-plus-distortion ratio (SNDR) were measured to be 82 and 81 dB, respectively. The power consumption was 28-mW analog and 20-mW digital. The converter core occupies 0.7 mm(2) including digital logic.
引用
收藏
页码:411 / 418
页数:8
相关论文
共 22 条
[1]   A 160-MHz fourth-order double-sampled SC bandpass sigma-delta modulator [J].
Bazarjani, S ;
Snelgrove, WM .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1998, 45 (05) :547-555
[2]   THE DESIGN OF SIGMA-DELTA MODULATION ANALOG-TO-DIGITAL CONVERTERS [J].
BOSER, BE ;
WOOLEY, BA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1988, 23 (06) :1298-1308
[3]   A FAST-SETTLING CMOS OP AMP FOR SC CIRCUITS WITH 90-DB DC GAIN [J].
BULT, K ;
GEELEN, GJGM .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (06) :1379-1384
[4]   A 10-B, 20 M-SAMPLE/S, 35-MW PIPELINE A/D CONVERTER [J].
CHO, TB ;
GRAY, PR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (03) :166-172
[5]  
GINETTI B, 1990, ESSCIRC 90, P137
[6]   A CMOS 13-B CYCLIC RSD A/D CONVERTER [J].
GINETTI, B ;
JESPERS, PGA ;
VANDEMEULEBROECKE, A .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (07) :957-965
[7]   FRC: A method for extending the resolution of Nyquist rate converters using oversampling [J].
Harjani, R ;
Lee, TA .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1998, 45 (04) :482-494
[8]   A HIGH-RESOLUTION, COMPACT, AND LOW-POWER ADC SUITABLE FOR ARRAY IMPLEMENTATION IN STANDARD CMOS [J].
JANSSON, C .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 1995, 42 (11) :904-912
[9]  
LEWIS DC, 1992, FELINE PRACT, V20, P27
[10]  
Mulliken G, 2002, 2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL IV, PROCEEDINGS, P687