A parallel 3-D discrete wavelet transform architecture using pipelined lifting scheme approach for video coding

被引:4
作者
Hegde, Ganapathi [1 ]
Vaya, Pukhraj [1 ]
机构
[1] Amrita Vishwa Vidyapeetham, Amrita Sch Engn, Dept Elect & Commun Engn, Bangalore 560035, Karnataka, India
关键词
3-DDWT; ASIC; pipelining; video coding; VLSI ARCHITECTURE;
D O I
10.1080/00207217.2012.743092
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article presents a parallel architecture for 3-D discrete wavelet transform (3-DDWT). The proposed design is based on the 1-D pipelined lifting scheme. The architecture is fully scalable beyond the present coherent Daubechies filter bank (9,7). This 3-DDWT architecture has advantages such as no group of pictures restriction and reduced memory referencing. It offers low power consumption, low latency and high throughput. The computing technique is based on the concept that lifting scheme minimises the storage requirement. The application specific integrated circuit implementation of the proposed architecture is done by synthesising it using 65nm Taiwan Semiconductor Manufacturing Company standard cell library. It offers a speed of 486MHz with a power consumption of 2.56mW. This architecture is suitable for real-time video compression even with large frame dimensions.
引用
收藏
页码:1429 / 1440
页数:12
相关论文
共 16 条
[1]  
BADAWY W, 1999, P IEEE WORKSH SIGN P, P65
[2]   Memory conscious 3D wavelet transform [J].
Bernabé, G ;
González, J ;
García, JM ;
Duato, J .
PROCEEDINGS OF THE 28TH EUROMICRO CONFERENCE, 2002, :108-113
[3]   A novel VLSI architecture for multidimensional discrete wavelet transform [J].
Dai, QH ;
Chen, XJ ;
Lin, C .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2004, 14 (08) :1105-1110
[4]   An Efficient Architecture for 3-D Discrete Wavelet Transform [J].
Das, Anirban ;
Hazra, Anindya ;
Banerjee, Swapna .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2010, 20 (02) :286-296
[5]   Data-folded architecture for running 3-D DWT using 4-tap Daubechies filters [J].
Das, B ;
Banerjee, S .
IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2005, 152 (01) :17-24
[6]  
Das B, 2002, P ANN INT IEEE EMBS, P1062, DOI 10.1109/IEMBS.2002.1106277
[7]   Factoring wavelet transforms into lifting steps [J].
Daubechies, I ;
Sweldens, W .
JOURNAL OF FOURIER ANALYSIS AND APPLICATIONS, 1998, 4 (03) :247-269
[8]   Flipping structure: An efficient VLSI architecture for lifting-based discrete wavelet transform [J].
Huang, CT ;
Tseng, PC ;
Chen, LG .
IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2004, 52 (04) :1080-1089
[9]   Lossy to lossless object-based coding of 3-D MRI data [J].
Menegaz, G ;
Thiran, JP .
IEEE TRANSACTIONS ON IMAGE PROCESSING, 2002, 11 (09) :1053-1061
[10]   Interframe wavelet coding - motion picture representation for universal scalability [J].
Ohm, JR ;
van der Schaar, M ;
Woods, JW .
SIGNAL PROCESSING-IMAGE COMMUNICATION, 2004, 19 (09) :877-908