Adaptive Page Allocation of DRAM/PCRAM Hybrid Memory Architecture

被引:0
|
作者
Cheng, Wei-Kai [1 ]
Cheng, Pi-Chieh [1 ]
Li, Xin-Lun [1 ]
机构
[1] Chung Yuan Christian Univ, Dept Informat & Comp Engn, Taoyuan 32023, Taiwan
来源
2016 5TH INTERNATIONAL SYMPOSIUM ON NEXT-GENERATION ELECTRONICS (ISNE) | 2016年
关键词
page allocation; DRAM; PCRAM;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we propose an adaptive page allocation and buffer management methodology for the hierarchical DRAM/PCRAM memory architecture. A small DRAM is used as cache of PCRAM memory to reduce leakage power consumption, and an adaptive page allocation scheme is used to make better utilization of the small DRAM capacity, such that conflict misses of DRAM are minimized under the multi-core architecture. Therefore, the number of write back to PCRAM and data migration between PCRAM and DRAM is obviously reduced. Experimental results show that our methodology is effective in improving both the energy consumption and access latency of PCRAM by 25%.
引用
收藏
页数:2
相关论文
共 43 条
  • [1] Optimal Page Allocation Approach on The Hybrid DRAM/PCRAM Memory Architecture
    Cheng, Wei-Kai
    Yang, Jhih-Kai
    2014 INTERNATIONAL SYMPOSIUM ON NEXT-GENERATION ELECTRONICS (ISNE), 2014,
  • [2] A Novel Page Caching Policy for PCM and DRAM of Hybrid Memory Architecture
    Cai, Xiaojun
    Ju, Lei
    Zhao, Mengying
    Sun, Zhiwen
    Jia, Zhiping
    2016 13TH INTERNATIONAL CONFERENCE ON EMBEDDED SOFTWARE AND SYSTEMS (ICESS) - PROCEEDINGS, 2016, : 67 - 73
  • [3] Segment and Conflict Aware Page Allocation and Migration in DRAM-PCM Hybrid Main Memory
    Khouzani, Hoda Aghaei
    Hosseini, Fateme S.
    Yang, Chengmo
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2017, 36 (09) : 1458 - 1470
  • [4] PCRAM-aware cluster allocation algorithm for hybrid main memory hierarchy
    Li, Shunfen
    Chen, Xiaogang
    Zhou, Mi
    Li, Gezi
    Zhang, Yiyun
    Song, Zhitang
    IEICE ELECTRONICS EXPRESS, 2015, 12 (05):
  • [5] PARL: Page Allocation in hybrid main memory using Reinforcement Learning
    Karimov, Emil
    Evenblij, Timon
    Chamazcoti, Saeideh Alinezhad
    Catthoor, Francky
    JOURNAL OF SYSTEMS ARCHITECTURE, 2025, 159
  • [6] PARBLO: Page-Allocation-Based DRAM Row Buffer Locality Optimization
    Mi, Wei
    Feng, Xiao-Bing
    Jia, Yao-Cang
    Chen, Li
    Xue, Jing-Ling
    JOURNAL OF COMPUTER SCIENCE AND TECHNOLOGY, 2009, 24 (06) : 1086 - 1097
  • [7] PARBLO:Page-Allocation-Based DRAM Row Buffer Locality Optimization
    米伟
    冯晓兵
    贾耀仓
    陈莉
    薛京灵
    Journal of Computer Science & Technology, 2009, 24 (06) : 1086 - 1097
  • [8] PARBLO: Page-Allocation-Based DRAM Row Buffer Locality Optimization
    Wei Mi
    Xiao-Bing Feng
    Yao-Cang Jia
    Li Chen
    Jing-Ling Xue
    Journal of Computer Science and Technology, 2009, 24 : 1086 - 1097
  • [9] Proposal of A Novel Hybrid NAND-Like MRAM/DRAM Memory Architecture
    He, Kuiqing
    Yang, Zhi
    Yu, Zhitai
    Zhi, Jianglong
    Wang, Zhaohao
    Wang, Yijiao
    2021 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2021), 2021, : 320 - 325
  • [10] Infection-Based Dead Page Prediction in Hybrid Memory Architecture
    Lin, Ing-Chao
    Chang, Da-Wei
    Kao, Chen-Tai
    Lin, Sheng-Xuan
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2019, 27 (10) : 2401 - 2412