A 90-MS/s 11-MHz-Bandwidth 62-dB SNDR Noise-Shaping SAR ADC

被引:142
作者
Fredenburg, Jeffrey A. [1 ]
Flynn, Michael P. [1 ]
机构
[1] Univ Michigan, Ann Arbor, MI 48109 USA
基金
美国国家科学基金会;
关键词
Analog-to-digital; CMOS; converter;
D O I
10.1109/JSSC.2012.2217874
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Although charge-redistribution successive approximation (SAR) ADCs are highly efficient, comparator noise and other effects limit the most efficient operation to below 10-b ENOB. This work introduces an oversampling, noise-shaping SAR ADC architecture that achieves 10-b ENOB with an 8-b SAR DAC array. A noise-shaping scheme shapes both comparator noise and quantization noise, thereby decoupling comparator noise from ADC performance. The loop filter is comprised of a cascade of a two-tap charge-domain FIR filter and an integrator to achieve good noise shaping even with a low-quality integrator. The prototype ADC is fabricated in 65-nm CMOS and occupies a core area of 0.03 mm(2). Operating at 90MS/s, it consumes 806 mu W from a 1.2-V supply.
引用
收藏
页码:2898 / 2904
页数:7
相关论文
共 15 条
  • [1] A 1.5-V, 10-bit, 14.3-MS/s CMOS pipeline analog-to-digital converter
    Abo, AM
    Gray, PR
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (05) : 599 - 606
  • [2] Chen YF, 2009, IEEE CUST INTEGR CIR, P279, DOI 10.1109/CICC.2009.5280859
  • [3] Chun-Cheng Liu, 2010, 2010 IEEE International Solid-State Circuits Conference (ISSCC), P386, DOI 10.1109/ISSCC.2010.5433970
  • [4] KANG JJ, 2009, IEEE S VLSI CIRC JUN, P240
  • [5] Kim K. B., 2010, ELECT LETT, V46
  • [6] Kuttner F., 2002, IEEE International Solid-State Circuits Conference, V1, P176, DOI DOI 10.1109/ISSCC.2002.992993.
  • [7] Liu C., 2010, IEEE Symp.VLSI Circuits, P241, DOI DOI 10.1109/VLSIC.2010.5560283
  • [8] Liu Lanchao., 2011, GLOBAL TELECOMMUNICA, P1, DOI [10.1109/icbbe.2011.5780195, DOI 10.1109/VETECS.2011.5956228]
  • [9] Miyahara M, 2008, IEEE ASIAN SOLID STA, P269, DOI 10.1109/ASSCC.2008.4708780
  • [10] Noise Analysis of Regenerative Comparators for Reconfigurable ADC Architectures
    Nuzzo, Pierluigi
    De Bernardinis, Fernando
    Terreni, Pierangelo
    Van der Plas, Geert
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (06) : 1441 - 1454