Reducing Soft-error Vulnerability of Caches using Data Compression

被引:4
|
作者
Mittal, Sparsh [1 ]
Vetter, Jeffrey S. [1 ]
机构
[1] Oak Ridge Natl Lab, Oak Ridge, TN 37830 USA
关键词
Reliability; resilience; fault-tolerance; soft/transient error; cache; vulnerability; data compression;
D O I
10.1145/2902961.2902977
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
With ongoing chip miniaturization and voltage scaling, particle strike-induced soft errors present increasingly severe threat to the reliability of on-chip caches. In this paper, we present a technique to reduce the vulnerability of caches to soft-errors. Our technique uses data compression to reduce the number of vulnerable data bits in the cache and performs selective duplication of more critical data-bits to provide extra protection to them. Microarchitectural simulations have shown that our technique is effective in reducing cache vulnerability and outperforms another technique. For single and dual-core system configuration, the average reduction in cache vulnerability is 5.59x and 8.44x, respectively. Also, the implementation and performance overheads of our technique are minimal and it is useful for a broad range of workloads.
引用
收藏
页码:197 / 202
页数:6
相关论文
共 50 条
  • [41] Soft-error simulation system and application to SRAM design
    Satoh, S
    Sudo, R
    Tashiro, H
    FUJITSU SCIENTIFIC & TECHNICAL JOURNAL, 1996, 32 (01): : 119 - 127
  • [42] Neutron soft-error simulation for semiconductor memory devices
    Kawakami, Y
    Yamamoto, Y
    Tanaka, K
    Hane, M
    Watanabe, Y
    NEC RESEARCH & DEVELOPMENT, 2002, 43 (02): : 146 - 152
  • [43] Impact of scaling on soft-error rates in commercial microprocessors
    Seifert, N
    Zhu, XW
    Massengill, LW
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2002, 49 (06) : 3100 - 3106
  • [44] Performing the soft-error rate (SER) on a TDBI chamber
    Chang, V
    Chien, WTK
    Advanced Reliability Modeling, 2004, : 49 - 56
  • [45] A Soft-Error Hardened Process Portable Embedded Microprocessor
    Vashishtha, Vinay
    Clark, Lawrence T.
    Chellappa, Srivatsan
    Gogulamudi, Anudeep R.
    Gujja, Aditya
    Farnsworth, Chad
    2015 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2015,
  • [46] CELL DESIGN CUTS RAM SOFT-ERROR RATE
    LEONARD, M
    ELECTRONIC DESIGN, 1988, 36 (19) : 29 - 29
  • [47] Asymmetries in soft-error rates in a large cluster system
    Harris, KW
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2005, 5 (03) : 336 - 342
  • [48] Improving Testability and Soft-Error Resilience through Retiming
    Krishnaswamy, Smita
    Markov, Igor L.
    Hayes, John P.
    DAC: 2009 46TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2009, : 508 - +
  • [49] Improving soft-error tolerance of FPGA configuration bits
    Srinivasan, S
    Gayasen, A
    Vijaykrishnan, N
    Kandemir, M
    Xie, Y
    Irwin, MJ
    ICCAD-2004: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2004, : 107 - 110
  • [50] Soft-Error Hardening Designs of Nanoscale CMOS Latches
    Lin, Sheng
    Kim, Yong-Bin
    Lombardi, Fabrizio
    2009 27TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2009, : 41 - 46