A Power-Efficient Imprecise Radix-4 Multiplier applied to High Resolution Audio Processing

被引:0
作者
Paim, Guilherme [1 ,3 ]
Soares, Leonardo [3 ]
Oliveira, Julio E. R. [2 ]
Costa, Eduardo [2 ]
Bampi, Sergio [3 ]
机构
[1] Fed Univ Pelotas UFPel, Ctr Engn, Elect Engn, Pelotas, Brazil
[2] Catholic Univ Pelotas UCPel, Grad Program Elect Engn & Comp, Pelotas, Brazil
[3] Univ Fed Rio Grande do Sul, Grad Program Microelect PGMicro, Porto Alegre, RS, Brazil
来源
23RD IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS CIRCUITS AND SYSTEMS (ICECS 2016) | 2016年
关键词
Approximated Multiplier; Radix-4; multipliers; Audio filtering; Low power CMOS design;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an power-efficient imprecise radix-4 multiplier applied to filtering Hi-Res (High Resolution) audio. The proposed multiplier was based on an imprecise 2x2 (m= 2) multiplication block in order to implement optimized 2' s complement radix-2m array multipliers. The imprecise 2x2 multiplication block was previously proposed in literature, and presents as main characteristic a tunable error that enables the building of an imprecise radix-4 multiplier with a reduced number of logic gates. Since in the radix-2m multiplier architecture the operands are split into groups of m bits, then, the m= 2 imprecise multiplier is used as a basic component in its structure. Our work deals with different levels of approximation in the radix2m multiplier. We present four different approximate radix-4 multipliers architectures to be used in sequential FIR filters implemented in hardware. The filters are described in VHDL and synthesized for ASIC in Cadence RTL Compiler tool using Nangate 45nm standard cells. The power reports are evaluated using real input vectors from Hi-Res audio sequences in order to obtain valid power dissipation results. The imprecise FIR filters present area and power reductions of up to 5.7% and 12.5% when compared to the precise designs without compromising the Signal to Noise Ratio (SNR) of recorded 24-bit@ 192kHz Hi-Res audio signals.
引用
收藏
页码:261 / 264
页数:4
相关论文
共 8 条
[1]  
Bellaouar A., 1995, LOW POWER DIGITAL VL
[2]   A new architecture for signed Radix-2m pure array multipliers [J].
Costa, E ;
Bampi, S ;
Monteiro, J .
ICCD'2002: IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 2002, :112-117
[3]  
GALLAGHER WL, 1994, CONF REC ASILOMAR C, P545, DOI 10.1109/ACSSC.1994.471512
[4]  
Goldovsky A, 2000, ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL V, P345, DOI 10.1109/ISCAS.2000.857435
[5]  
Han JM, 2013, IEEE INT C SYST BIOL, P1, DOI 10.1109/ISB.2013.6623783
[6]  
Kulkarni P., 2011, Proceedings of the 24th International Conference on VLSI Design: concurrently with the 10th International Conference on Embedded Systems Design, P346, DOI 10.1109/VLSID.2011.51
[7]  
Pieper L., 2013, 26 S INT CIRC SYST D, P1
[8]   SUGGESTION FOR FAST MULTIPLIER [J].
WALLACE, CS .
IEEE TRANSACTIONS ON COMPUTERS, 1964, EC13 (01) :14-&