CMOS design and analysis of low-voltage signaling methodology for energy efficient on-chip interconnects

被引:1
作者
Garcia, Jose C. [2 ]
Montiel-Nelson, Juan A. [2 ]
Nooshabadi, Saeid [1 ]
机构
[1] Gwangju Inst Sci & Technol, Dept Informat & Commun, Kwangju, South Korea
[2] Univ Las Palmas Gran Canaria, Inst Appl Microelect, Las Palmas Gran Canaria, Spain
关键词
Digital CMOS; Interconnect signaling; Bus drivers; Bus receivers; Level converters; Low energy; Low-voltage; Performance tradeoffs;
D O I
10.1016/j.mejo.2008.12.003
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper provides a comparative study of the low-voltage signaling methodologies in terms of delay, energy dissipation, and energy delay product (energy x delay), and sensitivity technology process variations, and noise. We also present the design of two symmetric low-swing driver-receiver pairs for driving signals on the global interconnect lines. The key advantage of the proposed signaling schemes is that they require only one power supply and threshold voltage, hence significantly reducing the design complexity. The proposed signaling schemes were implemented on 1.0 V 0.13 mu m CMOS technology, for signal transmission along a wire-length of 10 mm. When compared with other counterpart symmetric and asymmetric low-swing signaling schemes, the proposed schemes perform better in terms of delay, energy dissipation and energy x delay. (C) 2009 Elsevier Ltd. All rights reserved.
引用
收藏
页码:1571 / 1581
页数:11
相关论文
共 50 条
[41]   Design of a Low-Voltage and Low-Distortion Mixer Through Volterra-Series Analysis [J].
He, Shan ;
Saavedra, Carlos E. .
IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2013, 61 (01) :177-184
[42]   A low-voltage and energy-efficient full adder cell based on carbon nanotube technology [J].
Navi, Keivan ;
Rad, Rabe'e Sharifi ;
Moaiyeri, Mohammad Hossein ;
Momeni, Amir .
NANO-MICRO LETTERS, 2010, 2 (02) :114-120
[43]   On the design of combined LNA-VCO-mixer for low-power and low-voltage CMOS receiver front-ends [J].
Shirazi, Amir Hossein Masnadi ;
Rashtian, Hooman ;
Molavi, Reza ;
Taris, Thierry ;
Lavasani, Hossein Miri ;
Mirabbasi, Shahriar .
MICROELECTRONICS JOURNAL, 2016, 57 :34-47
[44]   Low-Voltage and High-Speed FPGA I/O Cell Design in 90nm CMOS [J].
Zhang, Nan ;
Wang, Xin ;
Tang, He ;
Wang, Albert ;
Wang, Zhihua ;
Chi, Baoyong .
2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, :533-+
[45]   Performance Analysis Of Ultra Low-Voltage Rail-to-Rail Comparator In 130 nm CMOS Technology [J].
Nagy, Lukas ;
Arbet, Daniel ;
Kovac, Martin ;
Potocny, Miroslav ;
Sovcik, Michal ;
Stopjakova, Viera .
2019 IEEE AFRICON, 2019,
[46]   Modeling and Design of an Efficient Magnetostrictive Energy Harvesting System With Low Voltage and Low Power [J].
Cao, Shuying ;
Wang, Xueyuan ;
Zheng, Jiaju ;
Cao, Shuyu ;
Sun, Jingfeng ;
Wang, Zhihua ;
Zhang, Changgeng .
IEEE TRANSACTIONS ON MAGNETICS, 2018, 54 (11)
[47]   Analysis of Low Voltage Rail-to-rail CMOS Operational Amplifier Design [J].
Khare, Kavita ;
Khare, Nilay ;
Sethiya, Pawan Kumar .
ICED: 2008 INTERNATIONAL CONFERENCE ON ELECTRONIC DESIGN, VOLS 1 AND 2, 2008, :45-+
[48]   Design and Implementation of a Direct AC-DC Boost Converter for Low-Voltage Energy Harvesting [J].
Dayal, Rohan ;
Dwari, Suman ;
Parsa, Leila .
IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2011, 58 (06) :2387-2396
[49]   Design and experimental investigation of a low-voltage thermoelectric energy harvesting system for wireless sensor nodes [J].
Guan, Mingjie ;
Wang, Kunpeng ;
Xu, Dazheng ;
Liao, Wei-Hsin .
ENERGY CONVERSION AND MANAGEMENT, 2017, 138 :30-37
[50]   Analysis and Design of a Low-Voltage, Low-Power, High-Precision, Class-AB Current-Mode Subthreshold CMOS Sample and Hold Circuit [J].
Sawigun, Chutham ;
Serdijn, Wouter A. .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2011, 58 (07) :1615-1626