CMOS design and analysis of low-voltage signaling methodology for energy efficient on-chip interconnects

被引:1
作者
Garcia, Jose C. [2 ]
Montiel-Nelson, Juan A. [2 ]
Nooshabadi, Saeid [1 ]
机构
[1] Gwangju Inst Sci & Technol, Dept Informat & Commun, Kwangju, South Korea
[2] Univ Las Palmas Gran Canaria, Inst Appl Microelect, Las Palmas Gran Canaria, Spain
关键词
Digital CMOS; Interconnect signaling; Bus drivers; Bus receivers; Level converters; Low energy; Low-voltage; Performance tradeoffs;
D O I
10.1016/j.mejo.2008.12.003
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper provides a comparative study of the low-voltage signaling methodologies in terms of delay, energy dissipation, and energy delay product (energy x delay), and sensitivity technology process variations, and noise. We also present the design of two symmetric low-swing driver-receiver pairs for driving signals on the global interconnect lines. The key advantage of the proposed signaling schemes is that they require only one power supply and threshold voltage, hence significantly reducing the design complexity. The proposed signaling schemes were implemented on 1.0 V 0.13 mu m CMOS technology, for signal transmission along a wire-length of 10 mm. When compared with other counterpart symmetric and asymmetric low-swing signaling schemes, the proposed schemes perform better in terms of delay, energy dissipation and energy x delay. (C) 2009 Elsevier Ltd. All rights reserved.
引用
收藏
页码:1571 / 1581
页数:11
相关论文
共 50 条
  • [21] Fast and energy-efficient low-voltage level shifters
    Zhou, Jun
    Wang, Chao
    Liu, Xin
    Je, Minkyu
    MICROELECTRONICS JOURNAL, 2015, 46 (01) : 75 - 80
  • [22] On the design and optimization of symmetric low swing to high swing level converter for on-chip interconnects
    Garcia, Jose C.
    Montiel-Nelson, Juan A.
    Nooshabadi, Saeid
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2009, 60 (1-2) : 35 - 42
  • [23] Robust design and yield enhancement of low-voltage CMOS analog integrated circuits
    Tarim, TB
    Ismail, M
    Kuntman, HH
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2001, 48 (04) : 475 - 486
  • [24] Analysis of Bulk-Driven Technique for Low-Voltage IC Design in 130 nm CMOS Technology
    Rakus, Matej
    Stopjakova, Viera
    Daniel, Arbet
    2017 15TH IEEE INTERNATIONAL CONFERENCE ON EMERGING ELEARNING TECHNOLOGIES AND APPLICATIONS (ICETA 2017), 2017, : 385 - 390
  • [25] Ultra-low energy switches based on silicon photonic crystals for on-chip optical interconnects
    Anderson, Sean P.
    Fauchet, Philippe M.
    SILICON PHOTONICS V, 2010, 7606
  • [26] Design of a CMOS low-power and low-voltage four-quadrant analog multiplier
    Weihsing Liu
    Shen-Iuan Liu
    Analog Integrated Circuits and Signal Processing, 2010, 63 : 307 - 312
  • [27] Design of a CMOS low-power and low-voltage four-quadrant analog multiplier
    Liu, Weihsing
    Liu, Shen-Iuan
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2010, 63 (02) : 307 - 312
  • [28] Low-Voltage and High-Speed CMOS Circuit Design with Low-Power Mode
    Berg, Yngvar
    Mirmotahari, Omid
    2015 IEEE CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (ICECS), 2015, : 57 - 60
  • [29] Design of low-voltage MOSFET-only ΣΔ modulators in standard digital CMOS technology
    Tille, T
    Sauerbrey, J
    Mauthe, M
    Schmitt-Landsiedel, D
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2004, 51 (01) : 96 - 109
  • [30] Design and Analysis of a Low-Voltage VCO: Reliability and Variability Performance
    Azadmousavi, Tayebeh
    Ghafar-Zadeh, Ebrahim
    MICROMACHINES, 2023, 14 (11)