CMOS design and analysis of low-voltage signaling methodology for energy efficient on-chip interconnects

被引:1
作者
Garcia, Jose C. [2 ]
Montiel-Nelson, Juan A. [2 ]
Nooshabadi, Saeid [1 ]
机构
[1] Gwangju Inst Sci & Technol, Dept Informat & Commun, Kwangju, South Korea
[2] Univ Las Palmas Gran Canaria, Inst Appl Microelect, Las Palmas Gran Canaria, Spain
关键词
Digital CMOS; Interconnect signaling; Bus drivers; Bus receivers; Level converters; Low energy; Low-voltage; Performance tradeoffs;
D O I
10.1016/j.mejo.2008.12.003
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper provides a comparative study of the low-voltage signaling methodologies in terms of delay, energy dissipation, and energy delay product (energy x delay), and sensitivity technology process variations, and noise. We also present the design of two symmetric low-swing driver-receiver pairs for driving signals on the global interconnect lines. The key advantage of the proposed signaling schemes is that they require only one power supply and threshold voltage, hence significantly reducing the design complexity. The proposed signaling schemes were implemented on 1.0 V 0.13 mu m CMOS technology, for signal transmission along a wire-length of 10 mm. When compared with other counterpart symmetric and asymmetric low-swing signaling schemes, the proposed schemes perform better in terms of delay, energy dissipation and energy x delay. (C) 2009 Elsevier Ltd. All rights reserved.
引用
收藏
页码:1571 / 1581
页数:11
相关论文
共 11 条
[1]  
Dally W.J., 1998, Digital Systems Engineering
[2]  
Ferretti M., 2001, SOL STAT CIRC C SEP, P369
[3]   A direct bootstrapped CMOS large capacitive-load driver circuit [J].
García, JC ;
Montiel-Nelson, JA ;
Sosa, J ;
Navarro, H .
DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2004, :680-681
[4]  
GARCIA JC, 2006, DES AUT TEST EUR C E, V1, P1
[5]  
GARCIA JC, 2007, INT S CIRC SYST MAY
[6]   High performance level conversion for dual VDD design [J].
Kulkarni, SH ;
Sylvester, D .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (09) :926-936
[7]  
Kusse E, 1998, 1998 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN - PROCEEDINGS, P155, DOI 10.1109/LPE.1998.708181
[8]   A low-swing differential signaling scheme for on-chip global interconnects [J].
Narasimhan, A ;
Kasotiya, M ;
Sridhar, R .
18TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: POWER AWARE DESIGN OF VLSI SYSTEMS, 2005, :634-639
[9]  
Rabaey J. M., 2003, DIGITAL INTEGRATED C
[10]  
RJOUB A, 1999, IEEE INT C EL CIRC S, V2, P789