CMOS design and analysis of low-voltage signaling methodology for energy efficient on-chip interconnects

被引:1
|
作者
Garcia, Jose C. [2 ]
Montiel-Nelson, Juan A. [2 ]
Nooshabadi, Saeid [1 ]
机构
[1] Gwangju Inst Sci & Technol, Dept Informat & Commun, Kwangju, South Korea
[2] Univ Las Palmas Gran Canaria, Inst Appl Microelect, Las Palmas Gran Canaria, Spain
关键词
Digital CMOS; Interconnect signaling; Bus drivers; Bus receivers; Level converters; Low energy; Low-voltage; Performance tradeoffs;
D O I
10.1016/j.mejo.2008.12.003
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper provides a comparative study of the low-voltage signaling methodologies in terms of delay, energy dissipation, and energy delay product (energy x delay), and sensitivity technology process variations, and noise. We also present the design of two symmetric low-swing driver-receiver pairs for driving signals on the global interconnect lines. The key advantage of the proposed signaling schemes is that they require only one power supply and threshold voltage, hence significantly reducing the design complexity. The proposed signaling schemes were implemented on 1.0 V 0.13 mu m CMOS technology, for signal transmission along a wire-length of 10 mm. When compared with other counterpart symmetric and asymmetric low-swing signaling schemes, the proposed schemes perform better in terms of delay, energy dissipation and energy x delay. (C) 2009 Elsevier Ltd. All rights reserved.
引用
收藏
页码:1571 / 1581
页数:11
相关论文
共 50 条
  • [1] Design methodology for on-chip interconnects
    Cases, M
    Smith, H
    Bowen, M
    ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 1998, : 27 - 30
  • [2] A design methodology for efficient application-specific on-chip interconnects
    Ho, WH
    Pinkston, TM
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2006, 17 (02) : 174 - 190
  • [3] Efficient CMOS driver-receiver pair with low-swing signaling for on-chip interconnects
    Garcia, Jose C.
    Montiel-Nelson, Juan A.
    Nooshabadi, Saeid
    2007 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1-3, 2007, : 787 - +
  • [4] Adaptive low/high voltage swing CMOS driver for on-chip interconnects
    Garcia, Jose C.
    Montiel-Nelson, Juan A.
    Nooshabadi, Saeid
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 881 - +
  • [5] Design of low-voltage CMOS continuous-time filter with on-chip automatic tuning
    Huang, HZ
    Lee, EKF
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (08) : 1168 - 1177
  • [6] CMOS Driver-Receiver Pair for Low-Swing Signaling for Low Energy On-Chip Interconnects
    Montesdeoca, Jose C. Garcia
    Montiel-Nelson, Juan A.
    Nooshabadi, Saeid
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (02) : 311 - 316
  • [7] On-chip transient current monitor for testing of low-voltage CMOS IC
    Stopjaková, V
    Manhaeve, H
    Sidiropulos, M
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION 1999, PROCEEDINGS, 1999, : 538 - 542
  • [8] On-Chip PVT Compensation Techniques for Low-Voltage CMOS Digital LSIs
    Tsugita, Yusuke
    Ueno, Ken
    Asai, Tetsuya
    Amemiya, Yoshihito
    Hirose, Tetsuya
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 1565 - +
  • [9] Energy delay optimization methodology for current-mode signaling for on-chip interconnects
    Irfansyah, Astria Nur
    Lehmann, Torsten
    Nooshabadi, Saeid
    2008 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2008, : 147 - +
  • [10] Analysis and design of a low-voltage RF CMOS mixer
    Liu, L
    Wang, ZH
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (03) : 212 - 216