Approach of genetic algorithm for power-aware testing of 3D IC

被引:3
|
作者
Kaibartta, Tanusree [1 ]
Giri, Chandan [2 ]
Rahaman, Hafizur [2 ]
Das, Debesh Kumar [3 ]
机构
[1] Indian Inst Technol, Dept Comp Sci & Engn, Dhanbad 826004, Bihar, India
[2] Indian Inst Engn Sci & Technol, Dept Informat Technol, Howrah 711103, W Bengal, India
[3] Jadavpur Univ, Dept Comp Sci & Engn, Kolkata 700032, W Bengal, India
来源
IET COMPUTERS AND DIGITAL TECHNIQUES | 2019年 / 13卷 / 05期
关键词
genetic algorithms; integrated circuit design; three-dimensional integrated circuits; system-on-chip; integrated circuit testing; test generation; test access architecture; 3D IC testing; power-aware testing; SOC-based three-dimensional integrated circuit; test access mechanism; genetic algorithm; core interconnection; circuit delay; power consumption; TAM width; OPTIMIZATION; WRAPPER; DESIGN;
D O I
10.1049/iet-cdt.2018.5079
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The interconnect between the cores of System-on-Chip (SOC) degrades the circuit performance by contributing to circuit delay and power consumption. To reduce this problem, SOC-based three-dimensional (3D) integrated circuit (IC) technology as a promising solution where multiple layers are stacked together decreasing the length of interconnect. However, 3D IC invites some new problems including more complexity in test generation. Testing of 3D IC requires test access architecture called Test Access Mechanism (TAM) for the purpose of transport of test stimuli to the cores placed in different layers. During testing due to increasing switching activity, any circuit demands higher power consumption and it becomes more acute for 3D IC. Moreover, testing of 3D ICs has other constraints. In this study, the authors address the issue of 3D IC testing using genetic algorithm-based approach to decrease test time. At first, available TAM width is partitioned into some fixed groups and they have to find partitioning of TAM and distribution of cores among layers with a goal to decrease test time. Next, they do the same considering, variable partitions with or without certain power limits. Experimental results establish the efficacy of the authors' method.
引用
收藏
页码:383 / 396
页数:14
相关论文
共 50 条
  • [41] PAS: A POWER-AWARE STATIC SCHEDULING ALGORITHM FOR SENSOR NETWORK
    Zhang, Xi
    Chen, Yu
    Wang, Xiaoge
    2006 FIRST INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND NETWORKING IN CHINA, 2006,
  • [42] Power-Aware Meshing Algorithm for Thermal Analysis of Integrated Circuits
    Abdelkader, Shohdy
    El-Rouby, Alaa E.
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2016, 6 (09): : 1340 - 1348
  • [43] An efficient power-aware scheduling algorithm in real time system
    Kweon, Hyekseong
    Do, Younggu
    Lee, Jaejeong
    Ahn, Byoungchul
    2007 IEEE PACIFIC RIM CONFERENCE ON COMMUNICATIONS, COMPUTERS AND SIGNAL PROCESSING, VOLS 1 AND 2, 2007, : 346 - +
  • [44] Simultaneous Layer-aware and Region-aware Partitioning for 3D IC
    Lai, Yung-Hao
    Chang, Yang Lang
    Fang, Jyh-Perng
    Lee, Jie
    2016 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2016, : 502 - 505
  • [45] A Power-Aware Reliable Routing Algorithm for Wireless Sensor Networks
    Balasuriya, Nuwan
    2015 10TH ASIA-PACIFIC SYMPOSIUM ON INFORMATION AND TELECOMMUNICATION TECHNOLOGIES (APSITT), 2015,
  • [46] A GPU-Based Enhanced Genetic Algorithm for Power-Aware Task Scheduling Problem in HPC Cloud
    Nguyen Quang-Hung
    Le Thanh Tan
    Chiem Thach Phat
    Nam Thoai
    INFORMATION AND COMMUNICATION TECHNOLOGY, 2014, 8407 : 159 - 169
  • [47] Genetic Algorithm Approach to the 3D Node Localization in TDOA Systems
    Diez-Gonzalez, Javier
    Alvarez, Ruben
    Gonzalez-Barcena, David
    Sanchez-Gonzalez, Lidia
    Castejon-Limas, Manuel
    Perez, Hilde
    SENSORS, 2019, 19 (18)
  • [48] Thermal and Power-Aware Run-time Performance Management of 3D MPSoCs with Integrated Flow Cell Arrays
    Najibi, Halima
    Levisse, Alexandre
    Ansaloni, Giovanni
    Zapater, Marina
    Atienza, David
    PROCEEDINGS OF THE 32ND GREAT LAKES SYMPOSIUM ON VLSI 2022, GLSVLSI 2022, 2022, : 223 - 228
  • [49] Breaking the 3D IC Power Delivery Wall
    Mazumdar, Kaushik
    Stan, Mircea
    2012 CONFERENCE RECORD OF THE FORTY SIXTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS (ASILOMAR), 2012, : 741 - 746
  • [50] A New Architecture for Power Network in 3D IC
    Chen, Hsien-Te
    Lin, Hong-Long
    Wang, Zi-Cheng
    Hwang, TingTing
    2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 395 - 400