Approach of genetic algorithm for power-aware testing of 3D IC

被引:3
|
作者
Kaibartta, Tanusree [1 ]
Giri, Chandan [2 ]
Rahaman, Hafizur [2 ]
Das, Debesh Kumar [3 ]
机构
[1] Indian Inst Technol, Dept Comp Sci & Engn, Dhanbad 826004, Bihar, India
[2] Indian Inst Engn Sci & Technol, Dept Informat Technol, Howrah 711103, W Bengal, India
[3] Jadavpur Univ, Dept Comp Sci & Engn, Kolkata 700032, W Bengal, India
来源
IET COMPUTERS AND DIGITAL TECHNIQUES | 2019年 / 13卷 / 05期
关键词
genetic algorithms; integrated circuit design; three-dimensional integrated circuits; system-on-chip; integrated circuit testing; test generation; test access architecture; 3D IC testing; power-aware testing; SOC-based three-dimensional integrated circuit; test access mechanism; genetic algorithm; core interconnection; circuit delay; power consumption; TAM width; OPTIMIZATION; WRAPPER; DESIGN;
D O I
10.1049/iet-cdt.2018.5079
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The interconnect between the cores of System-on-Chip (SOC) degrades the circuit performance by contributing to circuit delay and power consumption. To reduce this problem, SOC-based three-dimensional (3D) integrated circuit (IC) technology as a promising solution where multiple layers are stacked together decreasing the length of interconnect. However, 3D IC invites some new problems including more complexity in test generation. Testing of 3D IC requires test access architecture called Test Access Mechanism (TAM) for the purpose of transport of test stimuli to the cores placed in different layers. During testing due to increasing switching activity, any circuit demands higher power consumption and it becomes more acute for 3D IC. Moreover, testing of 3D ICs has other constraints. In this study, the authors address the issue of 3D IC testing using genetic algorithm-based approach to decrease test time. At first, available TAM width is partitioned into some fixed groups and they have to find partitioning of TAM and distribution of cores among layers with a goal to decrease test time. Next, they do the same considering, variable partitions with or without certain power limits. Experimental results establish the efficacy of the authors' method.
引用
收藏
页码:383 / 396
页数:14
相关论文
共 50 条
  • [1] Testing of 3D IC with minimum power using Genetic Algorithm
    Kaibartta, Tanusree
    Das, Debesh K.
    2015 10TH INTERNATIONAL DESIGN & TEST SYMPOSIUM (IDT), 2015, : 112 - 117
  • [2] A Power-Aware Placement and Routing Algorithm Targeting 3D FPGAs
    Siozios, Kostas
    Soudris, Dimitrios
    JOURNAL OF LOW POWER ELECTRONICS, 2008, 4 (03) : 275 - 289
  • [3] Power-Aware 3D Computer Graphics Rendering
    Jeongseon Euh
    Jeevan Chittamuru
    Wayne Burleson
    Journal of VLSI signal processing systems for signal, image and video technology, 2005, 39 : 15 - 33
  • [4] Power-aware 3D computer graphics rendering
    Euh, J
    Chittamuru, J
    Burleson, W
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2005, 39 (1-2): : 15 - 33
  • [5] Cordic vector interpolator for power-aware 3D computer graphics
    Euh, J
    Chittamuru, J
    Burleson, W
    2002 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS, 2002, : 240 - 245
  • [6] Power-aware, Bandwidth-aware and Video-quality-aware Cooperative Routing algorithm for 3D video transmission in Wireless Networks
    Yen, Hong-Hsu
    2011 IEEE PACIFIC RIM CONFERENCE ON COMMUNICATIONS, COMPUTERS AND SIGNAL PROCESSING (PACRIM), 2011, : 470 - 475
  • [7] Power-Aware Testing: The Next Stage
    Wen, Xiaoqing
    2012 17TH IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2012,
  • [8] Power-Aware Resource Reconfiguration Using Genetic Algorithm in Cloud Computing
    Deng, Li
    Li, Yang
    Yao, Li
    Jin, Yu
    Gu, Jinguang
    MOBILE INFORMATION SYSTEMS, 2016, 2016
  • [9] Power-Aware Mapping for 3D-NoC Designs using Genetic Algorithms
    Elmiligi, Haytham
    Gebali, Fayez
    El-Kharashi, M. Watheq
    9TH INTERNATIONAL CONFERENCE ON FUTURE NETWORKS AND COMMUNICATIONS (FNC'14) / THE 11TH INTERNATIONAL CONFERENCE ON MOBILE SYSTEMS AND PERVASIVE COMPUTING (MOBISPC'14) / AFFILIATED WORKSHOPS, 2014, 34 : 538 - 543
  • [10] A Power-aware Job Scheduling Algorithm
    Chen, Haitao
    Lu, Yutong
    Zhu, Qinghua
    2012 INTERNATIONAL CONFERENCE ON CLOUD COMPUTING AND SERVICE COMPUTING (CSC), 2012, : 8 - 11