Approach of genetic algorithm for power-aware testing of 3D IC

被引:3
作者
Kaibartta, Tanusree [1 ]
Giri, Chandan [2 ]
Rahaman, Hafizur [2 ]
Das, Debesh Kumar [3 ]
机构
[1] Indian Inst Technol, Dept Comp Sci & Engn, Dhanbad 826004, Bihar, India
[2] Indian Inst Engn Sci & Technol, Dept Informat Technol, Howrah 711103, W Bengal, India
[3] Jadavpur Univ, Dept Comp Sci & Engn, Kolkata 700032, W Bengal, India
关键词
genetic algorithms; integrated circuit design; three-dimensional integrated circuits; system-on-chip; integrated circuit testing; test generation; test access architecture; 3D IC testing; power-aware testing; SOC-based three-dimensional integrated circuit; test access mechanism; genetic algorithm; core interconnection; circuit delay; power consumption; TAM width; OPTIMIZATION; WRAPPER; DESIGN;
D O I
10.1049/iet-cdt.2018.5079
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The interconnect between the cores of System-on-Chip (SOC) degrades the circuit performance by contributing to circuit delay and power consumption. To reduce this problem, SOC-based three-dimensional (3D) integrated circuit (IC) technology as a promising solution where multiple layers are stacked together decreasing the length of interconnect. However, 3D IC invites some new problems including more complexity in test generation. Testing of 3D IC requires test access architecture called Test Access Mechanism (TAM) for the purpose of transport of test stimuli to the cores placed in different layers. During testing due to increasing switching activity, any circuit demands higher power consumption and it becomes more acute for 3D IC. Moreover, testing of 3D ICs has other constraints. In this study, the authors address the issue of 3D IC testing using genetic algorithm-based approach to decrease test time. At first, available TAM width is partitioned into some fixed groups and they have to find partitioning of TAM and distribution of cores among layers with a goal to decrease test time. Next, they do the same considering, variable partitions with or without certain power limits. Experimental results establish the efficacy of the authors' method.
引用
收藏
页码:383 / 396
页数:14
相关论文
共 41 条
[1]   DYNAMIC REDUNDANCY IDENTIFICATION IN AUTOMATIC TEST-GENERATION [J].
ABRAMOVICI, M ;
MILLER, DT ;
ROY, RK .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1992, 11 (03) :404-407
[2]  
[Anonymous], 1979, COMPUTERS INTRACTABI
[3]  
[Anonymous], 2014, P 2014 IEEE INT EL D
[4]  
[Anonymous], 2013, International Technology Roadmap for Semiconductors 2013 edition, system drivers abstract, V2013
[5]  
[Anonymous], 2011, INT TECHNOLOGY ROADM
[6]  
[Anonymous], 2015, International Technology Roadmap for Semiconductors 2015 edition, more Moore
[7]  
Banerjee S., 2015, 19 IEEE INT S VDAT A, P1
[8]   Genetic algorithm based approach for low power combinational circuit testing [J].
Chattopadhyay, S ;
Choudhary, N .
16TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2003, :552-557
[9]   Genetic algorithm based test scheduling and test access mechanism design for system-on-chips [J].
Chattopadhyay, S ;
Reddy, KS .
16TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2003, :341-346
[10]   Scheduling tests for VLSI systems under power constraints [J].
Chou, RM ;
Saluja, KK ;
Agrawal, VD .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1997, 5 (02) :175-185