A 0.5V 12-bit SAR ADC using Adaptive Time-Domain Comparator with Noise Optimization

被引:0
作者
Kao, Chen-Che [1 ]
Hsieh, Sung-En [1 ]
Hsieh, Chih-Cheng [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Elect Engn, Hsinchu, Taiwan
来源
2017 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC) | 2017年
关键词
SAR ADC; low noise; low power; adaptive time-domain comparator;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a low voltage and power efficient 12-bit successive-approximation register (SAR) analog-to-digital converter (ADC). The proposed adaptive time-domain (ATD) comparator automatically adjusts its input-referred noise performance according to the intermediate residual input level (Delta V-in) during conversion. Considering the noise requirement of 12-bit SAR ADC, the proposed implementation effectively reduces the comparator power consumption by 50% compared with the conventional approach. The prototyped ADC is fabricated in 90nm CMOS technology with a core area of 0.109mm(2). At 0.5V supply voltage and 150-to-250kS/s sampling rate with a Nyquist input, the implemented ADC achieves a SNDR of 63.8 to 66.3 dB with a corresponding ENOB of 10.3 to 10.71 bits. The resulting figure-of-merit (FoM) are 4.52 to 4.82 fJ/conversion-step.
引用
收藏
页码:213 / 216
页数:4
相关论文
共 34 条
[31]   A 2.02-5.16 fJ/Conversion Step 10 Bit Hybrid Coarse-Fine SAR ADC With Time-Domain Quantizer in 90 nm CMOS [J].
Chen, Yan-Jiun ;
Chang, Kwuang-Han ;
Hsieh, Chih-Cheng .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2016, 51 (02) :357-364
[32]   A TIME-DOMAIN 1.0-V/0.8-MW 6-BIT 125 MS/S FLASH ADC IN 65 NM CMOS [J].
Huang, Guanzhong ;
Lin, Pingfen .
JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2013, 22 (04)
[33]   An Open-Source 1.44-MS/s 703-μW 12-bit Non-Binary SAR-ADC Using 448-aF Capacitors in 130-nm CMOS [J].
Moser, Manuel ;
Fath, Patrick ;
Zachl, Georg ;
Pretl, Harald .
2023 AUSTROCHIP WORKSHOP ON MICROELECTRONICS, AUSTROCHIP, 2023, :2-5
[34]   Open-source design of integrated circuitsAn open-sourced 1.44-MS/s 703-μW 12-bit non-binary SAR-ADC using 448-aF capacitors in 130-nm CMOSEinsatz freier und quelloffener Software für den Entwurf integrierter SchaltungenEin quelloffener 1,44-MS/s 703-μW 12-bit nichtbinärer SAR-ADC mit 448-aF Kondensatoren in einem 130-nm CMOS-Prozess [J].
Patrick Fath ;
Manuel Moser ;
Georg Zachl ;
Harald Pretl .
e+i Elektrotechnik und Informationstechnik, 2024, 141 (1) :76-87