A 0.5V 12-bit SAR ADC using Adaptive Time-Domain Comparator with Noise Optimization

被引:0
|
作者
Kao, Chen-Che [1 ]
Hsieh, Sung-En [1 ]
Hsieh, Chih-Cheng [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Elect Engn, Hsinchu, Taiwan
来源
2017 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC) | 2017年
关键词
SAR ADC; low noise; low power; adaptive time-domain comparator;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a low voltage and power efficient 12-bit successive-approximation register (SAR) analog-to-digital converter (ADC). The proposed adaptive time-domain (ATD) comparator automatically adjusts its input-referred noise performance according to the intermediate residual input level (Delta V-in) during conversion. Considering the noise requirement of 12-bit SAR ADC, the proposed implementation effectively reduces the comparator power consumption by 50% compared with the conventional approach. The prototyped ADC is fabricated in 90nm CMOS technology with a core area of 0.109mm(2). At 0.5V supply voltage and 150-to-250kS/s sampling rate with a Nyquist input, the implemented ADC achieves a SNDR of 63.8 to 66.3 dB with a corresponding ENOB of 10.3 to 10.71 bits. The resulting figure-of-merit (FoM) are 4.52 to 4.82 fJ/conversion-step.
引用
收藏
页码:213 / 216
页数:4
相关论文
共 33 条
  • [1] A 0.5-V 12-bit SAR ADC Using Adaptive Time-Domain Comparator With Noise Optimization
    Hsieh, Sung-En
    Kao, Chen-Che
    Hsieh, Chih-Cheng
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (10) : 2763 - 2771
  • [2] A 0.5 V 10-bit SAR ADC with offset calibrated time-domain comparator
    Wang, Yadong
    Zhan, Yi
    Qiao, Shushan
    Hu, Xiaoyu
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2024, 178
  • [3] A 0.9V 12-bit 200-kS/s 1.07μW SAR ADC with Ladder-based Reconfigurable Time-Domain Comparator
    Yang, Xiaolin
    Zhou, Yin
    Zhao, Menglian
    Huang, Zhongyi
    Deng, Lin
    Wu, Xiaobo
    2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2014, : 105 - 108
  • [4] A 12-Bit 20-kS/s 640-nW SAR ADC With a VCDL-Based Open-Loop Time-Domain Comparator
    Zhou, Xiaochuan
    Gui, Xiaoyan
    Gusev, Marjan
    Ackovska, Nevena
    Zhang, Yanlong
    Geng, Li
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (02) : 359 - 363
  • [5] A 0.6-V 12-bit 13.2-fJ/conversion-step SAR ADC with time-domain VCDL-based comparator and metastability immunity technique
    Tong, Xingyuan
    Jin, Wei
    Zhang, Chunming
    Xin, Xin
    Dong, Siwan
    Li, Qinqin
    MICROELECTRONICS JOURNAL, 2022, 122
  • [6] A 0.6-V 4-MS/s Asynchronous SAR ADC With 2-Bit Conversion/Cycle Time-Domain Comparator
    Lee, Sang-Hun
    Lee, Won-Young
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (11) : 4648 - 4652
  • [7] A Time-Domain Comparator Based Skipping-Window SAR ADC
    Xie, Liangbo
    Ren, Yan
    Zhou, Mu
    Yang, Xiaolong
    Huang, Zhengwen
    CMC-COMPUTERS MATERIALS & CONTINUA, 2021, 69 (02): : 1597 - 1609
  • [8] A 0.5V Time-Domain Instrumentation Circuit with Clocked and Unclocked ΔΣ Operation
    Leene, Lieuwe B.
    Constandinou, Timothy G.
    2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017, : 2619 - 2622
  • [9] A 12-bit 5MS/s Synchronous SAR ADC With Comparator Using High Gain Pre-amplifier
    Cho, Youngwon
    Jeong, Jaehun
    Burm, Jinwook
    2023 20TH INTERNATIONAL SOC DESIGN CONFERENCE, ISOCC, 2023, : 133 - 134
  • [10] A 0.9V 2.72μW 200 kS/s SAR ADC with ladder-based time-domain comparator
    Yang, Xiaolin
    Zhou, Yin
    Tang, Lihan
    Dong, Yangtao
    Zhao, Menglian
    Deng, Lin
    Wu, Xiaobo
    Zhu, Xiaolei
    IEICE ELECTRONICS EXPRESS, 2017, 14 (05):