A Built-In Self-Test Scheme for 3D RAMs

被引:0
|
作者
Yu, Yun-Chao [1 ]
Chou, Che-Wei [1 ]
Li, Jin-Fu [1 ]
Lo, Chih-Yen [2 ]
Kwai, Ding-Ming [2 ]
Chou, Yung-Fa [2 ]
Wu, Cheng-Wen [2 ]
机构
[1] Natl Cent Univ, Dept Elect Engn, Tao Yuan 320, Taiwan
[2] Ind Technol Res Inst, Informat & Commun Res Labs, Hsinchu 310, Taiwan
来源
PROCEEDINGS INTERNATIONAL TEST CONFERENCE 2012 | 2012年
关键词
3D Random Acces Memory; built-in self-test; through-silicon-via; March test; BIST; MEMORY;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Three-dimensional (3D) random access memory (RAM) using through-silicon vias for inter-die interconnects has been considered as a new approach to overcome the memory wall. In this paper, we propose a built-in self-test (BIST) scheme for 3D RAMs. In the BIST scheme, a clock-domain-crossing-aware test pattern generator is proposed to cope with the clock-domain-crossing issue. An inter-die synchronization mechanism is also proposed to synchronize the BIST circuits in different dies. Furthermore, the BIST circuit provides the high-programmability feature to support the selection of RAMs in a die for testing such that it can support thermal management during the test. We design the proposed BIST scheme in a 3D IC with processor and RAM dies. Experimental results show that the area cost of the BIST circuit is very small. The area overhead of the BIST circuit for four 8192x64-bit RAMs in a die is only 0.45% using TSMC 90nm 1P9M CMOS process technology.
引用
收藏
页数:9
相关论文
共 50 条
  • [1] REALISTIC BUILT-IN SELF-TEST FOR STATIC RAMS
    DEKKER, R
    BEENKER, F
    THIJSSEN, L
    IEEE DESIGN & TEST OF COMPUTERS, 1989, 6 (01): : 26 - 34
  • [2] A Built-In Self-Test Scheme for the Post-Bond Test of TSVs in 3D ICs
    Huang, Yu-Jen
    Li, Jin-Fu
    Chen, Ji-Jan
    Kwai, Ding-Ming
    Chou, Yung-Fa
    Wu, Cheng-Wen
    2011 IEEE 29TH VLSI TEST SYMPOSIUM (VTS), 2011, : 20 - 25
  • [3] Built-in self-test for multi-port RAMs
    Wu, YJ
    Gupta, S
    SIXTH ASIAN TEST SYMPOSIUM (ATS'97), PROCEEDINGS, 1997, : 398 - 403
  • [5] A Programmable Online/Off-line Built-In Self-Test Scheme for RAMs with ECC
    Lu, Hsing-Chen
    Li, Jin-Fu
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 1997 - 2000
  • [6] Built-in self-test and repair (BISTR) techniques for embedded RAMS
    Lu, SK
    Huang, SC
    RECORDS OF THE 2004 IEEE INTERNATIONAL WORKSHOP ON MEMORY TECHNOLOGY, DESIGN AND TESTING, 2004, : 60 - 64
  • [7] A Hybrid Built-In Self-Test Scheme for DRAMs
    Yang, Chi-Chun
    Li, Jin-Fu
    Yu, Yun-Chao
    Wu, Kuan-Te
    Lo, Chih-Yen
    Chen, Chao-Hsun
    Lai, Jenn-Shiang
    Kwai, Ding-Ming
    Chou, Yung-Fa
    2015 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2015,
  • [8] Built-in self-test
    Zorian, Yervant
    Microelectronic Engineering, 1999, 49 (01): : 135 - 138
  • [9] Built-in self-test
    Zorian, Y
    MICROELECTRONIC ENGINEERING, 1999, 49 (1-2) : 135 - 138
  • [10] Built-in self-test scheme for IIR digital filter
    Yang Decai
    Chen Guangju
    Xie Yongle
    ICEMI 2007: PROCEEDINGS OF 2007 8TH INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS, VOL I, 2007, : 349 - 352