A 10-Gb/s 16:1 multiplexer and 10-GHz clock synthesizer in 0.25-μm SiGeBiCMOS

被引:17
|
作者
Cong, HI [1 ]
Logan, SM
Loinaz, MJ
O'Brien, KJ
Perry, EE
Polhemus, GD
Scoggins, JE
Snowdon, KP
Ward, MG
机构
[1] Agere Syst, Murray Hill, NJ 07974 USA
[2] Agers Syst, Andover, MA 01810 USA
[3] Agere Syst, Holmdel, NJ 07733 USA
[4] Agere Syst, Portland, ME 04106 USA
[5] Agere Syst, Reading, PA 19612 USA
关键词
clock generator; integrated circuits; multiplexing; OC192; oscillators; phase-locked loops; SiGe;
D O I
10.1109/4.972145
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 10-Gb/s 16:1 multiplexer, 10-GHz clock generator phase-locked loop (PLL), and 6 x 16 b input data buffer are integrated in a 0.25-mum SiGe BICMOS technology. The chip multiplexes 16 parallel input data streams each at 622 Mb/s into a 9.953-Gb/s serial output stream. The device also produces a 9.953-GHz output clock from a 622- or 155-MHz reference frequency. The on-board 10-GHz voltage-controlled oscillator (VCO) has a +/- 10% tuning range allowing the chip to accommodate both the SONET/SDH data rate of 9.953 Gb/s and a forward error correction coding rate of 10.664 Gb/s. The 6 x 16 b input data buffer accommodates +/-2.4 ns of parallel input data phase drift at 622 Mb/s. A delay-locked loop (DLL) in the input data buffer allows the support of multiple input clocking modes. Using a clock generator PLL bandwidth of 6 MHz, the 9.953-GHz output clock exhibits a generated jitter of less than 0.05 UIP-P over a 50-kHz to 80-MHz bandwidth and jitter peaking of less than 0.05 dB.
引用
收藏
页码:1946 / 1953
页数:8
相关论文
共 50 条
  • [41] 70-Gb/s amplitude-shift-keyed system with 10-GHz clock recovery circuit using duty cycle division multiplexing
    Ghafour Amouzad Mahdiraji
    Mohamad Khazani Abdullah
    Makhfudzah Mokhtar
    Amin Malek Mohammadi
    Ahmad Fauzi Abas
    Safuraa Mohd Basir
    Raja Syamsul Azmir Raja Abdullah
    Photonic Network Communications, 2010, 19 : 233 - 239
  • [42] 70-Gb/s amplitude-shift-keyed system with 10-GHz clock recovery circuit using duty cycle division multiplexing
    Mahdiraji, Ghafour Amouzad
    Abdullah, Mohamad Khazani
    Mokhtar, Makhfudzah
    Mohammadi, Amin Malek
    Abas, Ahmad Fauzi
    Basir, Safuraa Mohd
    Abdullah, Raja Syamsul Azmir Raja
    PHOTONIC NETWORK COMMUNICATIONS, 2010, 19 (03) : 233 - 239
  • [43] Optical add/drop multiplexer with asymmetric bandwidth allocation and dispersion compensation for hybrid 10-Gb/s and 40-Gb/s DWDM transmission
    Fishman, D. A.
    Ying, J.
    Liu, X.
    Chandrasekhar, S.
    Gnauck, A. H.
    2006 OPTICAL FIBER COMMUNICATION CONFERENCE/NATIONAL FIBER OPTIC ENGINEERS CONFERENCE, VOLS 1-6, 2006, : 708 - +
  • [44] 10-Gb/s Transmission Over 10-m SI-POF With M-PAM and Multilayer Perceptron Equalizer
    Osahon, Isaac N.
    Safari, Majid
    Popoola, Wasiu O.
    2018 IEEE PHOTONICS CONFERENCE (IPC), 2018,
  • [45] A 241-GHz-Bandwidth Distributed Amplifier with 10-dBm P1dB in 0.25-μm InP DHBT Technology
    Jyo, Teruo
    Nagatani, Munehiko
    Ida, Minoru
    Mutoh, Miwa
    Wakita, Hitoshi
    Terao, Naoki
    Nosaka, Hideyuki
    2019 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM (IMS), 2019, : 1430 - 1433
  • [46] 10-Gb/s Transmission Over 10-m SI-POF With M-PAM and Multilayer Perceptron Equalizer
    Osahon, Isaac N.
    Safari, Majid
    Popoola, Wasiu O.
    IEEE PHOTONICS TECHNOLOGY LETTERS, 2018, 30 (10) : 911 - 914
  • [47] A 10 Gb/s 0.25 μm SiGe modulator driver for photonic-integration
    Goll, Bernhard
    Zimmermann, Horst
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2014, 79 (01) : 15 - 25
  • [48] A 10 Gb/s 0.25 μm SiGe modulator driver for photonic-integration
    Bernhard Goll
    Horst Zimmermann
    Analog Integrated Circuits and Signal Processing, 2014, 79 : 15 - 25
  • [49] A 10 Gb/s optical receiver in 0.25μm silicon-on-sapphire CMOS
    Chen, Paul C. P.
    Pappu, Arland M.
    Fu, Zhongtao
    Wattanapanitch, Woradorn
    Apsel, Alyssa B.
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 193 - 196
  • [50] A 0.18 μ m CMOS 10-Gb/S multichannel transmitter with duty-cycle correction
    Ye, JH
    Gan, G
    Lin, HA
    Chen, YH
    Chen, XF
    Hong, ZL
    2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 534 - 536