Power-Efficient Calibration and Reconfiguration for Optical Network-on-Chip

被引:21
|
作者
Zheng, Yan [1 ,2 ]
Lisherness, Peter [2 ]
Gao, Ming [2 ]
Bovington, Jock [2 ]
Cheng, Kwang-Ting [2 ]
Wang, Hong [1 ]
Yang, Shiyuan [1 ]
机构
[1] Tsinghua Univ, Beijing 100084, Peoples R China
[2] Univ Calif Santa Barbara, Santa Barbara, CA 93106 USA
关键词
Optical network-on-chip (ONoC); Power consumption; Ring resonator; Variation; Wavelength-division multiplexing (WDM); SILICON; ARCHITECTURES; RESONATOR; LIGHT;
D O I
10.1364/JOCN.4.000955
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Recent advances in nanophotonic fabrication have made the optical network-on-chip an attractive interconnect option for next-generation multi-/many-core systems, providing high bandwidth and power efficiency. Both post-fabrication and runtime calibration of the optical components (ring resonators) are essential to building a robust optical communication system, as they are highly sensitive to process and thermal variation. Existing tuning methods based on bias voltage and temperature adjustment require excessive power to fully compensate for these variations. In this work, we propose a set of complementary techniques to address this challenge and significantly reduce the tuning power consumption: 1) a subchannel remapping scheme to decrease the required tuning from the free spectral range to less than one channel (typically less than 1 nm); 2) a transceiver-based network topology capable of building and tuning far fewer rings while maintaining the same system throughput. Our results show that the proposed methods can together reduce the tuning power by as much as 99.85%.
引用
收藏
页码:955 / 966
页数:12
相关论文
共 50 条
  • [41] DimNoC: A Dim Silicon Approach towards Power-Efficient On-Chip Network
    Zhan, Jia
    Ouyang, Jin
    Ge, Fen
    Zhao, Jishen
    Xie, Yuan
    2015 52ND ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2015,
  • [42] Optical Multilevel Signaling for High Bandwidth and Power-Efficient On-Chip Interconnects
    Kao, Tzyy-Juin
    Louri, Ahmed
    IEEE PHOTONICS TECHNOLOGY LETTERS, 2015, 27 (19) : 2051 - 2054
  • [43] Efficient Application Specification for Network-on-Chip Exploration
    Zhang, Zhe
    Hu, Xiaoming
    2009 THIRD INTERNATIONAL SYMPOSIUM ON INTELLIGENT INFORMATION TECHNOLOGY APPLICATION, VOL 2, PROCEEDINGS, 2009, : 368 - 371
  • [44] An Efficient Hybrid-Switched Network-on-Chip for Chip Multiprocessors
    Lotfi-Kamran, Pejman
    Modarressi, Mehdi
    Sarbazi-Azad, Hamid
    IEEE TRANSACTIONS ON COMPUTERS, 2016, 65 (05) : 1656 - 1662
  • [45] An Energy Efficient Wireless Network-on-Chip using Power-Gated Transceivers
    Mondal, Hemanta Kumar
    Deb, Suj Ay
    2014 27TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2014, : 243 - 248
  • [46] Power-Efficient Spilling Techniques for Chip Multiprocessors
    Herrero, Enric
    Gonzalez, Jose
    Canal, Ramon
    EURO-PAR 2010 PARALLEL PROCESSING, PT I, 2010, 6271 : 256 - +
  • [47] SAMNoC: A Novel Optical Network-on-chip for Energy-efficient Memory Access
    Fu, Weiwei
    Yuan, Mingmin
    Chen, Tianzhou
    Liu, Li
    Wu, Minghui
    2014 IEEE 8TH INTERNATIONAL SYMPOSIUM ON EMBEDDED MULTICORE/MANYCORE SOCS (MCSOC), 2014, : 181 - 188
  • [48] Low Latency and Energy Efficient Optical Network-on-Chip Using Wavelength Assignment
    Chen, Zheng
    Gu, Huaxi
    Yang, Yintang
    Chen, Ke
    IEEE PHOTONICS TECHNOLOGY LETTERS, 2012, 24 (24) : 2296 - 2299
  • [49] Power-efficient error tolerance in chip multiprocessors
    Rashid, MW
    Tan, EJ
    Huang, MC
    Albonesi, DH
    IEEE MICRO, 2005, 25 (06) : 60 - 70
  • [50] An Efficient Network-on-Chip Router for Dataflow Architecture
    Shen, Xiao-Wei
    Ye, Xiao-Chun
    Tan, Xu
    Wang, Da
    Zhang, Lunkai
    Li, Wen-Ming
    Zhang, Zhi-Min
    Fan, Dong-Rui
    Sun, Ning-Hui
    JOURNAL OF COMPUTER SCIENCE AND TECHNOLOGY, 2017, 32 (01) : 11 - 25