Power-Efficient Calibration and Reconfiguration for Optical Network-on-Chip

被引:21
|
作者
Zheng, Yan [1 ,2 ]
Lisherness, Peter [2 ]
Gao, Ming [2 ]
Bovington, Jock [2 ]
Cheng, Kwang-Ting [2 ]
Wang, Hong [1 ]
Yang, Shiyuan [1 ]
机构
[1] Tsinghua Univ, Beijing 100084, Peoples R China
[2] Univ Calif Santa Barbara, Santa Barbara, CA 93106 USA
关键词
Optical network-on-chip (ONoC); Power consumption; Ring resonator; Variation; Wavelength-division multiplexing (WDM); SILICON; ARCHITECTURES; RESONATOR; LIGHT;
D O I
10.1364/JOCN.4.000955
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Recent advances in nanophotonic fabrication have made the optical network-on-chip an attractive interconnect option for next-generation multi-/many-core systems, providing high bandwidth and power efficiency. Both post-fabrication and runtime calibration of the optical components (ring resonators) are essential to building a robust optical communication system, as they are highly sensitive to process and thermal variation. Existing tuning methods based on bias voltage and temperature adjustment require excessive power to fully compensate for these variations. In this work, we propose a set of complementary techniques to address this challenge and significantly reduce the tuning power consumption: 1) a subchannel remapping scheme to decrease the required tuning from the free spectral range to less than one channel (typically less than 1 nm); 2) a transceiver-based network topology capable of building and tuning far fewer rings while maintaining the same system throughput. Our results show that the proposed methods can together reduce the tuning power by as much as 99.85%.
引用
收藏
页码:955 / 966
页数:12
相关论文
共 50 条
  • [31] A bufferless optical network-on-chip router
    Zhang, Na
    Gu, Huaxi
    Yang, Yintang
    Chen, Zheng
    Chen, Ke
    IEICE ELECTRONICS EXPRESS, 2013, 10 (21):
  • [32] BoostNoC: Power Efficient Network-on-Chip Architecture for Near Threshold Computing
    Rajamanikkam, Chidhambaranathan
    Rajesh, J. S.
    Chakraborty, Koushik
    Roy, Sanghamitra
    2016 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2016,
  • [33] Dynamic Power Management with Power Network-on-Chip
    Vaisband, Inna
    Friedman, Eby G.
    2014 IEEE 12TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2014, : 225 - 228
  • [34] Ring based Optical Network-on-Chip
    Wang, Zhengyu
    Gu, Huaxi
    Yang, Yintang
    Li, Yonghui
    OPTICS COMMUNICATIONS, 2012, 285 (06) : 1010 - 1016
  • [35] Power Network-on-Chip for Scalable Power Delivery
    Vaisband, Inna
    Friedman, Eby G.
    2014 ACM/IEEE INTERNATIONAL WORKSHOP ON SYSTEM LEVEL INTERCONNECT PREDICTION (SLIP), 2014,
  • [36] Impact of Dynamic Partial Reconfiguration on CONNECT Network-on-Chip for FPGAs
    Ahmed, Ramy
    Mostafa, Hassan
    Khalil, A. H.
    2018 13TH INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE ERA (DTIS 2018), 2018,
  • [37] A Survey on Optical Network-on-Chip Architectures
    Werner, Sebastian
    Navaridas, Javier
    Lujan, Mikel
    ACM COMPUTING SURVEYS, 2018, 50 (06)
  • [38] Power Analysis for Asynchronous Network-on-Chip
    Abd El Ghany, Mohamed A.
    Reehal, Gursharan
    Ismail, Mohammed
    IEEJ TRANSACTIONS ON ELECTRICAL AND ELECTRONIC ENGINEERING, 2013, 8 : S72 - S80
  • [39] Dynamic Power Management of Network-on-Chip
    Gigli, Stefano
    Montesi, Luca Casagrande
    Primavera, Andrea
    Conti, Massimo
    VLSI CIRCUITS AND SYSTEMS IV, 2009, 7363
  • [40] A Thermal-Aware Power Allocation Method for Optical Network-on-Chip
    Cao, Rong
    Yang, Yintang
    Gu, Huaxi
    Huang, Lei
    IEEE ACCESS, 2018, 6 : 61176 - 61183