Power-Efficient Calibration and Reconfiguration for Optical Network-on-Chip

被引:21
|
作者
Zheng, Yan [1 ,2 ]
Lisherness, Peter [2 ]
Gao, Ming [2 ]
Bovington, Jock [2 ]
Cheng, Kwang-Ting [2 ]
Wang, Hong [1 ]
Yang, Shiyuan [1 ]
机构
[1] Tsinghua Univ, Beijing 100084, Peoples R China
[2] Univ Calif Santa Barbara, Santa Barbara, CA 93106 USA
关键词
Optical network-on-chip (ONoC); Power consumption; Ring resonator; Variation; Wavelength-division multiplexing (WDM); SILICON; ARCHITECTURES; RESONATOR; LIGHT;
D O I
10.1364/JOCN.4.000955
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Recent advances in nanophotonic fabrication have made the optical network-on-chip an attractive interconnect option for next-generation multi-/many-core systems, providing high bandwidth and power efficiency. Both post-fabrication and runtime calibration of the optical components (ring resonators) are essential to building a robust optical communication system, as they are highly sensitive to process and thermal variation. Existing tuning methods based on bias voltage and temperature adjustment require excessive power to fully compensate for these variations. In this work, we propose a set of complementary techniques to address this challenge and significantly reduce the tuning power consumption: 1) a subchannel remapping scheme to decrease the required tuning from the free spectral range to less than one channel (typically less than 1 nm); 2) a transceiver-based network topology capable of building and tuning far fewer rings while maintaining the same system throughput. Our results show that the proposed methods can together reduce the tuning power by as much as 99.85%.
引用
收藏
页码:955 / 966
页数:12
相关论文
共 50 条
  • [21] Power Efficient Router Architecture for Wireless Network-on-Chip
    Mondal, Hemanta Kumar
    Gade, Sri Harsha
    Kishore, Raghav
    Kaushik, Shashwat
    Deb, Sujay
    PROCEEDINGS OF THE SEVENTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN ISQED 2016, 2016, : 227 - 233
  • [22] All-Optical Wavelength-Routed Architecture for a Power-Efficient Network on Chip
    Koohi, Somayyeh
    Hessabi, Shaahin
    IEEE TRANSACTIONS ON COMPUTERS, 2014, 63 (03) : 777 - 792
  • [23] QuT: A Low-Power Optical Network-on-Chip
    Hamedani, Parisa Khadem
    Jerger, Natalie Enright
    Hessabi, Shaahin
    2014 EIGHTH IEEE/ACM INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP (NOCS), 2014, : 80 - 87
  • [24] Power-efficient error-resilient network-on-chip router using selective error correction code scheme
    Li, C. -L.
    Kim, Y. -W.
    Lee, Y. S.
    Han, T. H.
    ELECTRONICS LETTERS, 2018, 54 (24) : 1368 - 1369
  • [25] QORE: A Fault Tolerant Network-on-Chip Architecture with Power-Efficient Quad-Function Channel (QFC) Buffers
    DiTomaso, Dominic
    Kodi, Avinash
    Louri, Ahmed
    2014 20TH IEEE INTERNATIONAL SYMPOSIUM ON HIGH PERFORMANCE COMPUTER ARCHITECTURE (HPCA-20), 2014, : 320 - 331
  • [26] An innovative power-efficient architecture for input buffer of network on chip
    Huang, Kun
    Wang, Jun
    Zhang, Ge
    2007 IEEE INTERNATIONAL CONFERENCE ON INTEGRATION TECHNOLOGY, PROCEEDINGS, 2007, : 245 - +
  • [27] OpSAVE: Eviction Based Scheme for Efficient Optical Network-on-Chip
    Ul Nisa, Uzmat
    Bashir, Janibul
    MICROPROCESSORS AND MICROSYSTEMS, 2024, 108
  • [28] Hotspot prevention through runtime reconfiguration in network-on-chip
    Link, GM
    Vijaykrishnan, N
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 648 - 649
  • [29] DLPS: Dynamic Laser Power Scaling for Optical Network-on-Chip
    Lan, Fan
    Wu, Rui
    Zhang, Chong
    Pan, Yun
    Cheng, Kwang-ting
    2017 22ND ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2017, : 726 - 731
  • [30] Energy-Efficient Optical Network-on-Chip Architecture for Heterogeneous Multicores
    Van Winkle, Scott
    Ditomaso, Dominic
    Kennedy, Matthew
    Kodi, Avinash
    2016 IEEE OPTICAL INTERCONNECTS CONFERENCE (OI), 2016, : 62 - 63