Performance Comparisons of III-V and Strained-Si in Planar FETs and Nonplanar FinFETs at Ultrashort Gate Length (12 nm)

被引:65
作者
Park, Seung Hyun [1 ]
Liu, Yang [2 ]
Kharche, Neerav [3 ]
Jelodar, Mehdi Salmani [1 ]
Klimeck, Gerhard [1 ]
Lundstrom, Mark S. [1 ]
Luisier, Mathieu [1 ]
机构
[1] Purdue Univ, Network Computat Nanotechnol, Sch Elect & Comp Engn, W Lafayette, IN 47907 USA
[2] IBM Res, Hopewell Jct, NY 12533 USA
[3] Rensselaer Polytech Inst, Computat Ctr Nanotechnol Innovat, Troy, NY 12180 USA
关键词
Double gate; finFETs; III-V versus Si; InGaAs; metal-oxide-semiconductor FETs; real-space effective mass simulations; single gate; strained-Si; triple gate; ATOMISTIC SIMULATION; NEMO; 3-D; TRANSISTORS; MOSFETS; HEMTS;
D O I
10.1109/TED.2012.2198481
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The exponential miniaturization of Si complementary metal-oxide-semiconductor technology has been a key to the electronics revolution. However, the downscaling of the gate length becomes the biggest challenge to maintain higher speed, lower power, and better electrostatic integrity for each following generation. Both industry and academia have been studying new device architectures and materials to address this challenge. In preparation for the 12-nm technology node, this paper assesses the performance of the In0.75Ga0.25As of III-V semiconductor compounds and strained-Si channel nanoscale transistors with identical dimensions. The impact of the channel material property and the device architecture on the ultimate performance of ballistic transistors is theoretically analyzed. Two-dimensional and three-dimensional real-space ballistic quantum transport models are employed with band structure nonparabolicity. The simulation results indicate three conclusions: 1) the In0.75Ga0.25As FETs do not outperform strained-Si FETs; 2) triple-gate Fin-shaped Field Effect Transistor (FinFET) surely represent the best architecture for sub-15-nm gate contacts, independently from the material choice; and 3) the simulations results further show that the overall device performance is very strongly influenced by the source and drain resistances.
引用
收藏
页码:2107 / 2114
页数:8
相关论文
共 47 条
[11]   High performance fully-depleted tri-gate CMOS transistors [J].
Doyle, BS ;
Datta, S ;
Doczy, M ;
Hareland, S ;
Jin, B ;
Kavalieros, J ;
Linton, T ;
Murthy, A ;
Rios, R ;
Chau, R .
IEEE ELECTRON DEVICE LETTERS, 2003, 24 (04) :263-265
[12]  
Fischer M., 2009, P 3 ACM IEEE INT C D, P1, DOI DOI 10.1109/IWCE.2009.5091145
[13]   Generalized scale length for two-dimensional effects in MOSFET's [J].
Frank, DJ ;
Taur, Y ;
Wong, HSP .
IEEE ELECTRON DEVICE LETTERS, 1998, 19 (10) :385-387
[14]   Interfacial chemistry of oxides on InxGa(1-x)As and implications for MOSFET applications [J].
Hinkle, C. L. ;
Vogel, E. M. ;
Ye, P. D. ;
Wallace, R. M. .
CURRENT OPINION IN SOLID STATE & MATERIALS SCIENCE, 2011, 15 (05) :188-207
[15]  
Intel Corporation, 2011, INTRO WORLDS 1 3 D T
[16]  
Kharche N., 2011, OMEN_FET
[17]  
Kharche N., 2009, Electron Devices Meeting (IEDM), 2009 IEEE International, P1
[18]  
Kharche N., 2011, IEEE T ELECT DEVICES, V58
[19]   Lateral and Vertical Scaling of In0.7Ga0.3As HEMTs for Post-Si-CMOS Logic Applications [J].
Kim, Dae-Hyun ;
del Alamo, Jesus A. .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2008, 55 (10) :2546-2553
[20]   Full Three-Dimensional Quantum Transport Simulation of Atomistic Interface Roughness in Silicon Nanowire FETs [J].
Kim, SungGeun ;
Luisier, Mathieu ;
Paul, Abhijeet ;
Boykin, Timothy B. ;
Klimeck, Gerhard .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2011, 58 (05) :1371-1380