Analysis of a 28-nm CMOS Fast-Lock Bang-Bang Digital PLL With 220-fs RMS Jitter for Millimeter-Wave Communication

被引:38
作者
Tsai, Cheng-Hsueh [1 ,2 ]
Zong, Zhiwei [1 ]
Pepe, Federico [1 ]
Mangraviti, Giovanni [1 ]
Craninckx, Jan [1 ]
Wambacq, Piet [1 ]
机构
[1] IMEC, B-3001 Leuven, Belgium
[2] Vrije Univ Brussel, Dept Elect & Informat, B-1050 Brussels, Belgium
关键词
256 quadrature amplitude modulation (QAM); 60; GHz; CMOS; fast-lock phase-locked loop (PLL); IEEE-802; 11ad; millimeter-wave (mm-wave); TF-VCO; LOW-PHASE-NOISE; GHZ; VCO;
D O I
10.1109/JSSC.2020.2993717
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article analyses and demonstrates a 22.5-27.7-GHz fast-lock low-phase-noise bang-bang digital phase-locked loop (PLL) for millimeter-wave (mm-wave) communication. A discrete-time PLL model, together with theoretical transfer functions, gives insight on the functionality of the automatic bandwidth control, on the effect of the gear-shift algorithm for fast lock and on the different noise contributions. The proposed gear-shift algorithm scales up the PLL bandwidth for faster acquisition and orderly reduces it for jitter performance. The PLL contains a digitally controlled oscillator (DCO) based on transformer feedback with a tunable source-bridged capacitor, which allows for a low phase noise (PN) over a wide tuning range (FoM of -184 dBc/Hz and FoM(T) of -191 dBc/Hz) and for a fine frequency resolution. The PLL occupies 0.09-mm(2) core area and exhibits 220 fs rms jitter while consuming 25 mW, giving FoM(RMS) of -239 dB. Its frequency acquisition time improves from 780 to 45 mu s with the gear-shift algorithm. For 60-GHz communication, with a frequency multiplication factor of 2.5, this PLL covers all six channels' frequencies of IEEE-802.11ad, allows a transmitter (TX) error vector magnitude (EVM) down to -35.9 dB assuming a TX signal to the noise-plus-distortion ratio (SNDR) of 40 dB, and, thus, is capable of supporting 256 quadrature amplitude modulation (QAM).
引用
收藏
页码:1854 / 1863
页数:10
相关论文
共 26 条
[11]   A 40-GHz Fast-Locked All-Digital Phase-Locked Loop Using a Modified Bang-Bang Algorithm [J].
Hung, Chao-Ching ;
Liu, Shen-Iuan .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2011, 58 (06) :321-325
[12]   A 50-66-GHz Phase-Domain Digital Frequency Synthesizer With Low Phase Noise and Low Fractional Spurs [J].
Hussein, Ahmed I. ;
Vasadi, Sriharsha ;
Paramesh, Jeyanandh .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (12) :3329-3347
[13]  
IEEE, 2016, IEEE Standard for information technology Telecommunications and information exchange between systems -Part 11: Wireless LAN Medium Access Control (MAC) and Physical Layer (PHY) specifications
[14]  
Lin CA, 2009, IEEE RAD FREQ INTEGR, P63
[15]  
Mangraviti G, 2016, ISSCC DIG TECH PAP I, V59, P246, DOI 10.1109/ISSCC.2016.7417999
[16]   A Background Calibration Technique to Control the Bandwidth of Digital PLLs [J].
Mercandelli, Mario ;
Grimaldi, Luigi ;
Bertulessi, Luca ;
Samori, Carlo ;
Lacaita, Andrea L. ;
Levantino, Salvatore .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (11) :3243-3255
[17]  
Okada K., 2014, IEEE RAD FREQ INT CI, P109
[18]   A 50.1-Gb/s 60-GHz CMOS Transceiver for IEEE 802.11ay With Calibration of LO Feedthrough and I/Q Imbalance [J].
Pang, Jian ;
Maki, Shotaro ;
Kawai, Seitarou ;
Nagashima, Noriaki ;
Seo, Yuuki ;
Dome, Masato ;
Kato, Hisashi ;
Katsuragi, Makihiko ;
Kimura, Kento ;
Kondo, Satoshi ;
Terashima, Yuki ;
Liu, Hanli ;
Siriburanon, Teerachot ;
Narayanan, Aravind Tharayil ;
Fajri, Nurul ;
Kaneko, Tohru ;
Yoshioka, Toru ;
Liu, Bangan ;
Wang, Yun ;
Wu, Rui ;
Li, Ning ;
Tokgoz, Korkut Kaan ;
Miyahara, Masaya ;
Shirane, Atsushi ;
Okada, Kenichi .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (05) :1375-1390
[19]  
Pelliccio Jr, 2001, APPL MICROW WIREL, V13, P68
[20]  
Samani Arash, 2015, 2015 IEEE International Symposium on Technologies for Homeland Security (HST), P1, DOI 10.1109/THS.2015.7225335