High Performance CNFET-based Ternary Full Adders

被引:23
|
作者
Sharifi, Fazel [1 ]
Panahi, Atiyeh [1 ]
Moaiyeri, Mohammad Hossein [1 ]
Sharifi, Hojjat [2 ]
Navi, Keivan [1 ]
机构
[1] Shahid Beheshti Univ, Comp Sci & Engn Dept, Nanotechnol & Quantum Comp Lab, Tehran, Iran
[2] Vali e Asr Univ Rafsanjan, Dept Comp Engn, Rafsanjan, Iran
关键词
CNFET; Full adder; High speed; Multiple valued logic (MVL); Nanotechnology; Ternary arithmetic circuits; TRANSISTORS INCLUDING NONIDEALITIES; CARBON NANOTUBE ELECTRONICS; COMPACT SPICE MODEL; CIRCUITS; DESIGN; GROWTH; LOGIC; CATALYSTS; EFFICIENT; CHIRALITY;
D O I
10.1080/03772063.2017.1338973
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper investigates the use of carbon nanotube field effect transistors (CNFETs) for the design of ternary full adder cells. The proposed circuits have been designed based on the unique properties of CNFETs such as having desired threshold voltages by adjusting diameter of the CNFETs gate nanotubes. The proposed circuits are examined using HSPICE simulator with the standard 32 nm CNFET technology. The proposed methods are simulated at different conditions such as different supply voltages, different temperature, and operational frequencies. Simulation results show that the proposed designs are faster than the state of the art CNFET-based ternary full adders.
引用
收藏
页码:108 / 115
页数:8
相关论文
共 50 条
  • [1] Energy efficient design of CNFET-based multi-digit ternary adders
    Vudadha, Chetan
    Parlapalli, Sai Phaneendra
    Srinivas, M. B.
    MICROELECTRONICS JOURNAL, 2018, 75 : 75 - 86
  • [2] Design and analysis of a high-performance CNFET-based Full Adder
    Moaiyeri, Mohammad Hossein
    Mirzaee, Reza Faghih
    Navi, Keivan
    Momeni, Amir
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2012, 99 (01) : 113 - 130
  • [3] CNFET-based approximate ternary adders for energy-efficient image processing applications
    Panahi, Atiyeh
    Sharifi, Fazel
    Moaiyeri, Mohammad Hossein
    Navi, Keivan
    MICROPROCESSORS AND MICROSYSTEMS, 2016, 47 : 454 - 465
  • [4] Design of CNFET-based Ternary Conditional Sum Adders using Binary Carry Propagation
    Vudadha, Chetan
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [5] Two Novel Current-Mode CNFET-Based Full Adders Using ULPD as Voltage Regulator
    Uoosefian, Hamidreza
    Navi, Keivan
    Mirzaee, Reza Faghih
    Hosseinzadeh, Mehdi
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (06)
  • [6] CNFET-Based Ternary Inverter and its Variability Analysis
    Anand, Arpit
    Islam, Aminul
    2014 3RD INTERNATIONAL CONFERENCE ON RELIABILITY, INFOCOM TECHNOLOGIES AND OPTIMIZATION (ICRITO) (TRENDS AND FUTURE DIRECTIONS), 2014,
  • [7] Systematic Transistor Sizing of a CNFET-Based Ternary Inverter for High Performance and Noise Margin Enlargement
    Takbiri, Mehdi
    Navi, Keivan
    Mirzaee, Reza Faghih
    IEEE ACCESS, 2022, 10 : 10553 - 10565
  • [8] High-Performance and Energy-Efficient CNFET-Based Designs for Ternary Logic Circuits
    Jaber, Ramzi A.
    Kassem, Abdallah
    El-Hajj, Ahmad M.
    El-Nimri, Lina A.
    Haidar, Ali Massoud
    IEEE ACCESS, 2019, 7 : 93871 - 93886
  • [9] Low power high-speed CNFET-based full adder
    Khare, Vedant
    Kumar Upadhyaya, Yogendra
    Tripathi, Ashutosh
    Kishor Johar, Arun
    Vyas, Sandeep
    Materials Today: Proceedings, 2023, 74 : 340 - 343
  • [10] Evaluating a Methodology for Designing CNFET-Based Ternary Circuits
    Akbar Doostaregan
    Adib Abrishamifar
    Circuits, Systems, and Signal Processing, 2020, 39 : 5039 - 5058