Modelling of High Speed Low Power Decoder in Nanometer Era

被引:0
作者
Akashe, Shyam [1 ]
Sharma, Rajeev [2 ]
Tiwari, Nitesh [2 ]
Pandey, Richa [1 ]
机构
[1] ITM Univ, Gwalior, India
[2] ITM Univ, VLSI Design, Gwalior, India
来源
PROCEEDINGS OF THE 2012 WORLD CONGRESS ON INFORMATION AND COMMUNICATION TECHNOLOGIES | 2012年
关键词
two input four output decoder; High Speed; Low Power; SVL; CMOS;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
The advanced high performance and low leakage two in to four decoder are proposed in this paper. In order to reduce the power dissipation of CMOS products, at the time of digital circuits manufacturers required lower supply voltages and low power consumption.Leakage current in digital circuit is dominating factor, which is mainly affects the power consumption We are compare the self controllable switch (SVL) with traditional CMOS technique in advance technology .after simulation we can see the result with the SVL technique is better than the traditional CMOS technique we can also reduced the leakage current and leakage power by self controllable switch(SVL) technique in two in to four decoder effectively. In this approach the effective voltage across digital circuits are reduced in inactive mode using a dynamic self controllable switch. Simulation result based on cadence tool.
引用
收藏
页码:13 / 17
页数:5
相关论文
共 16 条
[1]   Design challenges of technology scaling [J].
Borkar, S .
IEEE MICRO, 1999, 19 (04) :23-29
[2]  
Burch R., 1993, IEEE Transactions on Very Large Scale Integration (VLSI) Systems, V1, P63, DOI 10.1109/92.219908
[3]  
Callaway T. K., 1993, Proceedings. 11th Symposium on Computer Arithmetic (Cat. No.93CH3324-1), P210, DOI 10.1109/ARITH.1993.378090
[4]   LOW-POWER CMOS DIGITAL DESIGN [J].
CHANDRAKASAN, AP ;
SHENG, S ;
BRODERSEN, RW .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (04) :473-484
[5]  
chandraprakashan A., 1992, IEEE VLSI SIGN PROC, P41
[6]  
Enomoto T., IEEE J SOLID STATE C, V38, P1220
[7]  
Goel Ankur, P INT C VLSI DES JAN
[8]  
Hamzaoglu F., 2002, ISPLED 02 MONT CA US
[9]  
Kang Sung-Mo., CMOS DIGITAL INTEGRA
[10]  
KURADO T, 1996, IEEE J SOLID-ST CIRC, V31, P1770