High SNM 32nm CNFET based 6T SRAM Cell design considering transistor ratio

被引:0
作者
Dhilleswararao, Pudi [1 ]
Mahapatra, Rajat [1 ]
Srinivas, P. S. T. N. [1 ]
机构
[1] Natl Inst Technol, Dept Elect & Commun Engn, Durgapur, India
来源
2014 INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS) | 2014年
关键词
SRAM; CNFET; SNM; CNT; Cell stability; Cell ratio; Pull up ratio; nanotube diameter; chirality;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Carbon Nanotube Field Effect Transistor (CNFET) is best alternative to design SRAM cell in submicron range because of its excellent electrical properties, high stability, high Performance and low power dissipation in submicron range. This paper proposes a design of 6T SRAM cell based on 32nm CNFET considering nanotube diameter and transistor sizing. By using proper transistor sizing the SRAM cell shows improved performance considering noise margin and power. Compared to the traditional 32nm CMOS based 6T SRAM cell the SRAM cell increases 38% static noise margin (SNM) for read operation, increases 12% static noise margin (SNM) for standby mode operation for same cell ratio and pull up ratio. High SNM is achieved with low nanotube diameter for the SRAM cell.
引用
收藏
页数:6
相关论文
共 14 条
  • [1] Carbon nanotubes for high-performance electronics - Progress and prospect
    Appenzeller, J.
    [J]. PROCEEDINGS OF THE IEEE, 2008, 96 (02) : 201 - 211
  • [2] Baughman Ray H, 2002, CARBON NANOTUBES ROU, P787
  • [3] CNTFET basics and simulation
    Dang, T.
    Anghel, L.
    Leveugle, R.
    [J]. IEEE DTIS: 2006 INTERNATIONAL CONFERENCE ON DESIGN & TEST OF INTEGRATED SYSTEMS IN NANOSCALE TECHNOLOGY, PROCEEDINGS, 2006, : 28 - 33
  • [4] Iijima Sumio, 1991, HELICAL MICROTUBULES, P56
  • [5] Lin S, 2008, ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, P168, DOI 10.1109/SOCDC.2008.4815599
  • [6] High-performance carbon nanotube field-effect transistor with tunable Polarities
    Lin, YM
    Appenzeller, J
    Knoch, J
    Avouris, P
    [J]. IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2005, 4 (05) : 481 - 489
  • [7] A top-down look at bottom-up electronics
    Lundstrom, M
    [J]. 2003 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2003, : 5 - 8
  • [8] Nan Haiqing, 2010, INT J COMPUTER APPL, V40, P1345
  • [9] Prasad S.R., 2012, INT C DEV CIRC SYST, P443
  • [10] Theory of ballistic nanotransistors
    Rahman, A
    Guo, J
    Datta, S
    Lundstrom, MS
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2003, 50 (09) : 1853 - 1864