A low power and high speed approximate adder for image processing applications

被引:2
作者
Narmadha, G. [1 ]
Deivasigamani, S. [2 ]
Balasubadra, K. [3 ]
Selvaraj, M. [4 ]
机构
[1] Sethu Inst Technol, Dept EEE, Virudunagar, India
[2] AIMST Univ, Fac Engn & Comp Technol, Bedong, Malaysia
[3] RMD Engn Coll, Dept Comp Sci & Engn, Chennnai, India
[4] Fatima Michael Coll Engn & Tech, Dept Math, Madurai, Tamil Nadu, India
来源
JOURNAL OF ENGINEERING RESEARCH | 2022年 / 10卷 / 1A期
关键词
Approximate adder; Area consumption; CMOS; High speed; Image processing; Power efficient; DESIGN;
D O I
10.36909/jer.10037
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Low power is an essential requirement for suitable multimedia devices, image compression techniques utilizing several signal processing architectures and algorithms. In numerous multimedia applications, human beings are able to congregate practical information from somewhat erroneous outputs. Therefore, exact outputs are not necessary to produce. In digital signal processing system, adders play a vital role as an arithmetic module in fixing the power and area utilization of the system. The trade-off parameters such as area, time and power utilization and also the fault tolerance environment of few applications have been employed as a base for the adverse development and use of approximate adders. In this paper, various types of existing adders and approximate adders are analyzed based on the area, delay and power consumption. Also, an approximate, high speed and power efficient adder is proposed, which yields better performance than that of the existing adders. It can be used in various image processing applications and data mining, where the accurate outputs are not needed. The existing and proposed approximate adders are simulated by using Xilinx ISE for time and area utilization. Power simulation has been done by using Microwind Software.
引用
收藏
页码:150 / 160
页数:11
相关论文
共 20 条
  • [1] Approximate DCT Image Compression Using Inexact Computing
    Almurib, Haider A. F.
    Kumar, Thulasiraman Nandha
    Lombardi, Fabrizio
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2018, 67 (02) : 149 - 159
  • [2] Anjana J., 2018, INT J INNOVATIVE RES, V7, P12
  • [3] A review of 0.18-μm full adder performances for tree structured arithmetic circuits
    Chang, CH
    Gu, JM
    Zhang, MY
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (06) : 686 - 695
  • [4] Analysis and Design of Adders for Approximate Computing
    Dutt, Sunil
    Nandi, Sukumar
    Trivedi, Gaurav
    [J]. ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2018, 17 (02)
  • [5] High Speed Error Tolerant Adder for Multimedia Applications
    Geetha, S.
    Amritvalli, P.
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2017, 33 (05): : 675 - 688
  • [6] Gogoi Ashim, 2016, 2016 International Conference on Signal Processing and Communication (ICSC), P452, DOI 10.1109/ICSPCom.2016.7980623
  • [7] Low-Power Digital Signal Processing Using Approximate Adders
    Gupta, Vaibhav
    Mohapatra, Debabrata
    Raghunathan, Anand
    Roy, Kaushik
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (01) : 124 - 137
  • [8] Soft digital signal processing
    Hegde, R
    Shanbhag, NR
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2001, 9 (06) : 813 - 823
  • [9] Jiang Honglan, 2015, P GREAT LAK S VLSI, P343
  • [10] High Performance Error Tolerant Adders for Image Processing Applications
    Jothin, R.
    Vasanthanayaki, C.
    [J]. IETE JOURNAL OF RESEARCH, 2021, 67 (02) : 205 - 216