Line-Edge Roughness on Fin-Field-Effect-Transistor Performance for 7-nm and 5-nm Patterns

被引:1
作者
Kim, Sang-Kon [1 ]
机构
[1] Hongik Univ, Dept Sci, Seoul 121791, South Korea
关键词
Lithography; Lithography Simulation; FinFET; EUV; Line Edge Roughness; LER; TCAD; VARIABILITY;
D O I
10.1166/jnn.2020.18814
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
The line-edge roughness (LER) is a critical issue that significantly impacts the critical dimension (CD) because the LER does not scale with the feature size. Hence, the LER influences the device performance with 7-nm and 5-nm patterns. In this study, LER impact on the performance of the fin-field-effect-transistors (FinFETs) are investigated using a compact device method. The fin-width roughness (FWR) is based on the stochastic fluctuation such as the LER and the line-width roughness (LWR) in the lithography process. The calculated results of the FWRs and the gate lengths L = 7-nm and 5-nm are addressed with the cases of electric potentials with the y-direction along the gate length, electric potentials with the x-direction along the fin width, and the absolute drain currents with the gate lengths L = 7-nm or 5-nm due to gate voltages. According to the gate length, the impact of the FWR patterns on the performance of fin-field-effect-transistors (FinFETs) can find regular fluctuations.
引用
收藏
页码:6912 / 6915
页数:4
相关论文
共 6 条
  • [1] Chauhan Y.S., 2015, FINFET MODELING IC S, P71
  • [2] Negative-Capacitance Fin Field-Effect Transistor Beyond the 7-nm Node
    Chen, Kuan-Ting
    Qiu, Yu-Yan
    Tang, Ming
    Lee, Chia-Feng
    Dai, Yi-Lu
    Lee, Min-Hung
    Chang, Shu-Tong
    [J]. JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2018, 18 (10) : 6873 - 6878
  • [3] Correlating FinFET device variability to the spatial fluctuation of fin width
    Cheng, Qi
    You, Jun
    Chen, Yijian
    [J]. MICROELECTRONIC ENGINEERING, 2014, 119 : 53 - 60
  • [4] Effects of Line-Edge Roughness on Extreme Ultraviolet Lithography CDs and Fin-Field-Effect-Transistor Performance for Below 10-nm Patterns
    Kim, Sang-Kon
    [J]. JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2017, 17 (11) : 8338 - 8343
  • [5] Comparison of Fin-Edge Roughness and Metal Grain Work Function Variability in InGaAs and Si FinFETs
    Seoane, Natalia
    Indalecio, Guillermo
    Aldegunde, Manuel
    Nagy, Daniel
    Elmessary, Muhammad A.
    Garcia-Loureiro, Antonio J.
    Kalna, Karol
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (03) : 1209 - 1216
  • [6] A compact threshold voltage model for gate misalignment effect of DG FD SOI nMOS devices considering fringing electric field effects
    Sun, EC
    Kuo, JB
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2004, 51 (04) : 587 - 596