A Very Low Cost and Highly Parallel DfT Method for Analog and Mixed-Signal Circuits

被引:0
|
作者
Esen, Baris [1 ]
Coyette, Anthony [1 ]
Xama, Nektar [1 ]
Dobbelaere, Wim [2 ]
Vanhooren, Ronny [2 ]
Gielen, Georges [1 ]
机构
[1] Katholieke Univ Leuven, Dept Elect Engn ESAT, Leuven, Belgium
[2] ON Semicond Belgium, APG Automot Mixed Signal, Oudenaarde, Belgium
来源
2017 22ND IEEE EUROPEAN TEST SYMPOSIUM (ETS) | 2017年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The quality level of the analog parts in mixed signal ICs lags behind the below-part-per-million escape rates of the digital core. The reason is that analog blocks in these ICs have high test escape rates as a result of the typical testing based on performance specifications. Test point selection/insertion techniques have been proposed to solve this problem by offering increased observability. However, their effectiveness in practice is still limited due to the lack of a commonly accepted methodology to make probing of internal nodes in analog circuitry possible. This paper presents a low-cost and highly parallel DfT technique based on inserting testing diodes to internal circuit nodes, which enables those test point selection algorithms at low cost. An industrial case study demonstrates 90.4% fault coverage value with a very small overhead in area and test time.
引用
收藏
页数:2
相关论文
共 50 条
  • [11] A parametric test method for analog components in integrated mixed-signal circuits
    Pronath, M
    Gloeckel, V
    Graeb, H
    ICCAD - 2000 : IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, 2000, : 557 - 561
  • [12] Parallel loopback test of mixed-signal circuits
    Park, Joonsung
    Shin, Hongjoong
    Abraham, Jacob A.
    26TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2008, : 309 - +
  • [13] Analog / Mixed-Signal / RF Circuits for Complex Signal Processing
    Kobayashi, Haruo
    Kushita, Nene
    Tran, Minh Tri
    Asami, Koji
    San, Hao
    Kuwana, Anna
    Hatta, Akemi
    2019 IEEE 13TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2019,
  • [14] Managing power consumption in analog and mixed-signal circuits
    Margolin, B
    COMPUTER DESIGN, 1997, 36 (01): : 36 - &
  • [15] A test paradigm for analog and mixed-signal circuits and systems
    Wang, CP
    Hatzopoulos, AA
    Wey, CL
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 3, 1996, : 194 - 197
  • [16] Analog and mixed-signal benchmark circuits - First release
    Kaminska, B
    Arabi, K
    Bell, I
    Goteti, P
    Huertas, JL
    Kim, B
    Rueda, A
    Soma, M
    ITC - INTERNATIONAL TEST CONFERENCE 1997, PROCEEDINGS: INTEGRATING MILITARY AND COMMERCIAL COMMUNICATIONS FOR THE NEXT CENTURY, 1997, : 183 - 190
  • [17] Analog/Mixed-Signal Integrated Circuits for Quantum Computing
    Bardin, Joseph C.
    2020 IEEE BICMOS AND COMPOUND SEMICONDUCTOR INTEGRATED CIRCUITS AND TECHNOLOGY SYMPOSIUM (BCICTS), 2020,
  • [18] Verifying nonlinear analog and mixed-signal circuits with inputs
    Fan, Chuchu
    Meng, Yu
    Maier, Juergen
    Bartocci, Ezio
    Mitra, Sayan
    Schmid, Ulrich
    IFAC PAPERSONLINE, 2018, 51 (16): : 241 - 246
  • [19] Infant Mortality Tests for Analog and Mixed-Signal Circuits
    Banerjee, Suvadeep
    Natarajan, Suriyaprakash
    2016 IEEE 34TH VLSI TEST SYMPOSIUM (VTS), 2016,
  • [20] Accelerated Design of Analog, Mixed-Signal Circuits with Titan™
    Devgan, Anirudh
    Basaran, Bulent
    Colleran, David
    Hershenson, Mar
    ISPD 2009 ACM INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN, 2009, : 67 - 71