Parasitics-Aware Design of Symmetric and Asymmetric Gate-Workfunction FinFET SRAMs

被引:20
作者
Bhoj, Ajay N. [1 ]
Jha, Niraj K. [1 ]
机构
[1] Princeton Univ, Princeton, NJ 08544 USA
关键词
FinFET; multigate FET; parasitics; SRAM; structure synthesis; STABILITY; DEVICES;
D O I
10.1109/TVLSI.2013.2252031
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Multigate FET technology is the most viable successor to planar CMOS technology at the 22-nm node and beyond. Prior research on multigate SRAMs is generally confined to the optimization of DC targets. However, on account of the nonplanar nature of multigate FETs, it is highly questionable whether multigate SRAM DC metrics can guide bitcell designers, as parasitic capacitances for two topologically equivalent bitcells can be very different-due to various issues such as fin pitches-resulting in widely varying transient characteristics. In this paper, we evaluate several known symmetric gate-workfunction (Symm-Phi(G)) 6T FinFET SRAMs and, for the first time, asymmetric gate-workfunction (Asymm-Phi(G)) 6T FinFET SRAMs, head-to-head in a 22-nm silicon-on-insulator process, from the perspective of transient behavior, using a unified 3-D/mixed-mode 2-D TCAD technology-circuit co-design methodology. We accomplish the latter by capturing bitcell parasitics accurately through transport analysis-based 3-D TCAD capacitance extractions that leverage automated layout-3-D TCAD structure synthesis algorithms. Mixed-mode transient device simulations (incorporating back-annotated 3-D TCAD parasitics) indicate that a design guided by DC metrics alone can lead to erroneous conclusions and suboptimal bitcell choices. Overall, from the perspective of area and performance, in single-Phi(G) processes, shorted-gate (or vanilla) configurations are superior to topologies employing independent-gate configurations, even though the latter often have better DC metrics. In a larger design space encompassing dual/Asymm-Phi(G) devices, Asymm-Phi(G) FinFET SRAMs are very competitive with respect to vanilla topologies in terms of DC metrics and have better dynamic write-ability, even at low V-DD.
引用
收藏
页码:548 / 561
页数:14
相关论文
共 24 条
[1]  
[Anonymous], 2012, FABLESS FOUNDRY MODE
[2]   A 0.063 μm2 FinFET SRAM cell demonstration with conventional lithography using a novel integration scheme with aggressively scaled fin and gate pitch [J].
Basker, V. S. ;
Standaert, T. ;
Kawasaki, H. ;
Yeh, C. -C. ;
Maitra, K. ;
Yamashita, T. ;
Faltermeier, J. ;
Adhikari, H. ;
Jagannathan, H. ;
Wang, J. ;
Sunamura, H. ;
Kanakasabapathy, S. ;
Schmitz, S. ;
Cummings, J. ;
Inada, A. ;
Lin, C. -H. ;
Kulkarni, P. ;
Zhu, Y. ;
Kuss, J. ;
Yamamoto, T. ;
Kumar, A. ;
Wahl, J. ;
Yagishita, A. ;
Edge, L. F. ;
Kim, R. H. ;
Mclellan, E. ;
Holmes, S. J. ;
Johnson, R. C. ;
Levin, T. ;
Demarest, J. ;
Hane, M. ;
Takayanagi, M. ;
Colburn, M. ;
Paruchuri, V. K. ;
Miller, R. J. ;
Bu, H. ;
Doris, B. ;
McHerron, D. ;
Leobandung, E. ;
O'Neill, J. .
2010 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2010, :19-+
[3]  
Bhoj A. N., 2011, PROC INT ELECTRON DE
[4]  
Bhoj A. N., 2011, P IEEE INT S QUAL EL, P1
[5]   3-D-TCAD-Based Parasitic Capacitance Extraction for Emerging Multigate Devices and Circuits [J].
Bhoj, Ajay N. ;
Joshi, Rajiv V. ;
Jha, Niraj K. .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (11) :2094-2105
[6]   Efficient Methodologies for 3-D TCAD Modeling of Emerging Devices and Circuits [J].
Bhoj, Ajay N. ;
Joshi, Rajiv V. ;
Jha, Niraj K. .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (01) :47-58
[7]   Transport-Analysis-Based 3-D TCAD Capacitance Extraction for Sub-32-nm SRAM Structures [J].
Bhoj, Ajay N. ;
Joshi, Rajiv V. .
IEEE ELECTRON DEVICE LETTERS, 2012, 33 (02) :158-160
[8]  
Carlson A., 2009, IEEE T VERY LARGE SC, V18, P887
[9]  
Chung-Hsun Lin, 2011, 2011 IEEE Symposium on VLSI Technology. Digest of Technical Papers, P16
[10]  
Dadgour H, 2008, INT EL DEVICES MEET, P705