共 24 条
[1]
[Anonymous], 2012, FABLESS FOUNDRY MODE
[2]
A 0.063 μm2 FinFET SRAM cell demonstration with conventional lithography using a novel integration scheme with aggressively scaled fin and gate pitch
[J].
2010 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS,
2010,
:19-+
[3]
Bhoj A. N., 2011, PROC INT ELECTRON DE
[4]
Bhoj A. N., 2011, P IEEE INT S QUAL EL, P1
[8]
Carlson A., 2009, IEEE T VERY LARGE SC, V18, P887
[9]
Chung-Hsun Lin, 2011, 2011 IEEE Symposium on VLSI Technology. Digest of Technical Papers, P16
[10]
Dadgour H, 2008, INT EL DEVICES MEET, P705