A Novel Binary to Ternary Converter using Double Pass-Transistor Logic

被引:0
|
作者
Jaber, Ramzi A. [1 ]
El-Hajj, Ahmad M. [1 ]
Haidar, Ali M. [1 ]
Kassem, Abdallah [2 ]
Nimri, Lina A. [3 ]
机构
[1] Beirut Arab Univ BAU, Depart Elect & Comp Engn, Debbieh, Lebanon
[2] Notre Dame Univ NDU, Depart Elect & Comp Engn, Louaize, Lebanon
[3] Lebanese Univ, Dept Business Comp, Beirut, Lebanon
关键词
CMOS; Double Pass-Transistor Logic (DPL); Logic circuit; Multi-Valued Logic (MVL); Ternary system;
D O I
10.1109/icm48031.2019.9021886
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The ternary circuit has an advantage over the binary circuit concerning interconnect complexity, propagation delay, and energy consumption. This paper proposes a novel binary-to-ternary converter using Double Pass-Transistor (DPL) with four bits as input and three trits as output. The importance of this work is gained through its potential to increase the data rate, and reduce power consumption. Also, the proposed converter can be used as a bridge between binary and ternary circuits. The proposed circuit is simulated and tested using the Micro-Cap V10 PSPICE simulator with CMOS process technology. It is then compared to different binary-to-ternary converters to conclude that significant improvement achieved.
引用
收藏
页码:240 / 243
页数:4
相关论文
共 50 条
  • [1] Dynamic Ternary Logic Gate Using Neuron-MOS Literal Circuit and Double Pass-Transistor Logic
    Hang, Guoqiang
    Yang, Yang
    Zhang, Danyan
    Hu, Xiaohui
    PROCEEDINGS OF 2016 12TH INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND SECURITY (CIS), 2016, : 82 - 86
  • [2] PASS-TRANSISTOR LOGIC DESIGN
    ALASSADI, W
    JAYASUMANA, AP
    MALAIYA, YK
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1991, 70 (04) : 739 - 749
  • [3] DIFFERENTIAL PASS-TRANSISTOR LOGIC
    PASTERNAK, JH
    SALAMA, CAT
    IEEE CIRCUITS AND DEVICES MAGAZINE, 1993, 9 (04): : 23 - 28
  • [4] Double pass-transistor logic for high performance wave pipeline circuits
    Parthasarathy, RS
    Sridhar, R
    ELEVENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, : 495 - 500
  • [5] Single-electron pass-transistor logic and its application to a binary adder
    Ono, Y
    Takahashi, Y
    2001 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2001, : 63 - 66
  • [6] High signal swing pass-transistor logic using Surrounding Gate Transistor
    Endoh, Tetuo
    Funaki, Toshihiko
    Sakuraba, Hiroshi
    Masuoka, Fujio
    International Conference on Simulation of Semiconductor Processes and Devices, SISPAD, 2000, : 273 - 275
  • [7] A high signal swing pass-transistor logic using surrounding gate transistor
    Endoh, T
    Funaki, T
    Sakuraba, H
    Masuoka, F
    2000 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES, 2000, : 273 - 275
  • [8] Synthesis of double pass-transistor logic network applied to multiple-valued logic
    Department of Information and Electronic Engineering, Zhejiang University, Hangzhou 310027, China
    不详
    Zhejiang Daxue Xuebao (Gongxue Ban), 2007, 8 (1307-1311+1328):
  • [9] PTM: Technology mapper for pass-transistor logic
    Zhuang, N
    Scotti, MV
    Cheung, PYK
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 1999, 146 (01): : 13 - 19
  • [10] CMOS DIFFERENTIAL PASS-TRANSISTOR LOGIC DESIGN
    PASTERNAK, JH
    SHUBAT, AS
    SALAMA, CAT
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (02) : 216 - 222