Design of two Low-Power full adder cells using GDI structure and hybrid CMOS logic style

被引:48
作者
Foroutan, Vahid [1 ]
Taheri, MohammadReza [1 ]
Navi, Keivan [2 ]
Mazreah, Arash Azizi [3 ]
机构
[1] Islamic Azad Univ, Sci & Res Branch, Dept Comp Engn, Tehran, Iran
[2] Shahid Beheshti Univ, Fac Elect & Comp Engn, Tehran, Iran
[3] Islamic Azad Univ, Sirjan Branch, Tehran, Iran
关键词
Ultra Low-Power; GDI; Hybrid CMOS logic style; Full adder; XOR;
D O I
10.1016/j.vlsi.2013.05.001
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Full adder is one of the most important digital components for which many improvements have been made to improve its architecture. In this paper, we present two new symmetric designs for Low-Power full adder cells featuring GDI (Gate-Diffusion Input) structure and hybrid CMOS logic style. The main design objectives for these adder modules are not only providing Low-Power dissipation and high speed but also full-voltage swing. In the first design, hybrid logic style is employed. The hybrid logic style utilizes different logic styles in order to create new full adders with desired performance. This provides the designer with a higher degree of design freedom to target a wide range of applications, hence reducing design efforts. The second design is based on a different new approach which eliminates the need of XOR/XNOR gates for designing full adder cell and also by utilizing GDI (Gate-Diffusion-Input) technique in its structure, it provides Ultra Low-Power and high speed digital component as well as a full voltage swing circuit. Many of the previously reported adders in literature suffered from the problems of low-swing and high noise when operated at low supply voltages. These two new designs successfully operate at low voltages with tremendous signal integrity and driving capability. In order to evaluate the performance of the two new full adders in a real environment, we incorporated two 16-bit ripple carry adders (RCA). The studied circuits are optimized for energy efficiency at 0.13 mu m and 90 nm PD SOI CMOS process technology. The comparison between these two novel circuits with standard full adder cells shows excessive improvement in terms of Power, Area, Delay and Power-Delay-Product (PDP). (C) 2013 Elsevier B.V. All rights reserved.
引用
收藏
页码:48 / 61
页数:14
相关论文
共 50 条
[41]   A Low-Power High-Speed 16T 1-Bit Hybrid Full Adder [J].
Agrawal, Priya ;
Raghuvanshi, D. K. ;
Gupta, M. K. .
2017 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN SIGNAL PROCESSING AND EMBEDDED SYSTEMS (RISE), 2017, :348-352
[42]   Performance Analysis of a Low-Power High-Speed Hybrid 1-bit Full Adder Circuit [J].
Bhattacharyya, Partha ;
Kundu, Bijoy ;
Ghosh, Sovan ;
Kumar, Vinay ;
Dandapat, Anup .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (10) :2001-2008
[43]   Low Power High Speed 1-bit Full Adder Circuit design at 45nm CMOS Technology [J].
Yadav, Ashish Kumar ;
Shrivatava, Bhavana P. ;
Dadoriya, Ajay Kumar .
2017 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN SIGNAL PROCESSING AND EMBEDDED SYSTEMS (RISE), 2017, :427-432
[44]   Design & Performance Analysis of Low Power 1-bit Full Adder at 90 nm node using PTL Logic [J].
Das, Shibam Swamp ;
Mishra, Ruby ;
Mohapatra, S. K. .
PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON COMPUTING METHODOLOGIES AND COMMUNICATION (ICCMC 2018), 2018, :636-639
[45]   Low Power 8-bit ALU Design Using Full Adder and Multiplexer [J].
Sharma, Anitesh ;
Tiwari, Ravi .
PROCEEDINGS OF THE 2016 IEEE INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, SIGNAL PROCESSING AND NETWORKING (WISPNET), 2016, :2160-2164
[46]   A low-power dynamic ternary full adder using carbon nanotube field-effect transistors [J].
Sardroudi, Farzin Mahboob ;
Habibi, Mehdi ;
Moaiyeri, Mohammad Hossein .
AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2021, 131
[47]   A novel low-power full-adder cell with new technique in designing logical gates based on static CMOS inverter [J].
Navi, K. ;
Foroutan, V. ;
Azghadi, M. Rahimi ;
Maeen, M. ;
Ebrahimpour, M. ;
Kaveh, M. ;
Kavehei, O. .
MICROELECTRONICS JOURNAL, 2009, 40 (10) :1441-1448
[48]   A novel low-power, high-speed carry look ahead adder utilizing 11-T hybrid full adder module based 4:2 compressor unit for low-power applications [J].
Halder, Nimai ;
Mukherjee, Biswarup .
ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2025, 123 (02)
[49]   Design of New Low-Power High-Performance Full Adder with New XOR-XNOR Circuit [J].
Morad, Milad Jalalian Abbas ;
Talebiyan, Seyyed Reza ;
Pakniyat, Ebrahim .
SECOND INTERNATIONAL CONGRESS ON TECHNOLOGY, COMMUNICATION AND KNOWLEDGE (ICTCK 2015), 2015, :153-158
[50]   Design of a Low Power Full Adder with a Two Transistor EX-OR Gate Using Gate Diffusion Input of 90 nm [J].
Reddy, J. Nageswara ;
Reddy, G. Karthik ;
Reddy, V. Padmanabha .
ICCCE 2018, 2019, 500 :403-410