Design of two Low-Power full adder cells using GDI structure and hybrid CMOS logic style

被引:47
作者
Foroutan, Vahid [1 ]
Taheri, MohammadReza [1 ]
Navi, Keivan [2 ]
Mazreah, Arash Azizi [3 ]
机构
[1] Islamic Azad Univ, Sci & Res Branch, Dept Comp Engn, Tehran, Iran
[2] Shahid Beheshti Univ, Fac Elect & Comp Engn, Tehran, Iran
[3] Islamic Azad Univ, Sirjan Branch, Tehran, Iran
关键词
Ultra Low-Power; GDI; Hybrid CMOS logic style; Full adder; XOR;
D O I
10.1016/j.vlsi.2013.05.001
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Full adder is one of the most important digital components for which many improvements have been made to improve its architecture. In this paper, we present two new symmetric designs for Low-Power full adder cells featuring GDI (Gate-Diffusion Input) structure and hybrid CMOS logic style. The main design objectives for these adder modules are not only providing Low-Power dissipation and high speed but also full-voltage swing. In the first design, hybrid logic style is employed. The hybrid logic style utilizes different logic styles in order to create new full adders with desired performance. This provides the designer with a higher degree of design freedom to target a wide range of applications, hence reducing design efforts. The second design is based on a different new approach which eliminates the need of XOR/XNOR gates for designing full adder cell and also by utilizing GDI (Gate-Diffusion-Input) technique in its structure, it provides Ultra Low-Power and high speed digital component as well as a full voltage swing circuit. Many of the previously reported adders in literature suffered from the problems of low-swing and high noise when operated at low supply voltages. These two new designs successfully operate at low voltages with tremendous signal integrity and driving capability. In order to evaluate the performance of the two new full adders in a real environment, we incorporated two 16-bit ripple carry adders (RCA). The studied circuits are optimized for energy efficiency at 0.13 mu m and 90 nm PD SOI CMOS process technology. The comparison between these two novel circuits with standard full adder cells shows excessive improvement in terms of Power, Area, Delay and Power-Delay-Product (PDP). (C) 2013 Elsevier B.V. All rights reserved.
引用
收藏
页码:48 / 61
页数:14
相关论文
共 50 条
  • [31] Low power low voltage CMOS full adder cells based on energy-efficient architecture
    Kumar, Pankaj
    Sharma, Rajender Kumar
    [J]. INTERNATIONAL JOURNAL OF COMPUTER APPLICATIONS IN TECHNOLOGY, 2018, 57 (04) : 291 - 301
  • [32] Low Power Ripple Carry Adder Using Hybrid 1-Bit Full Adder Circuit
    Bagwari, Ashish
    Katna, Isha
    [J]. 2019 11TH INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMMUNICATION NETWORKS (CICN 2019), 2019, : 124 - 127
  • [33] Design of low-power clock generator synchronized with AC power for adiabatic dynamic CMOS logic
    Cho, Seung-Il
    Kim, Seong-Kweon
    Harada, Tomochika
    Yokoyama, Michio
    [J]. IEICE ELECTRONICS EXPRESS, 2013, 10 (20):
  • [34] Design of Low Power High Speed Full Adder Cell with XOR/XNOR Logic Gates
    Alluri, Sudhakar
    Dasharatha, M.
    Naik, B. Rajendra
    Reddy, N. S. S.
    [J]. 2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 565 - 570
  • [35] Design and Simulation of High Performance Hybrid Full Adder Using CMOS 45 nm Technology
    Jayamangala, S.
    Pullaiah, T.
    Sunilkumar, J.
    Sivakumar, M.
    [J]. ADVANCES IN SIGNAL PROCESSING AND COMMUNICATION ENGINEERING, ICASPACE 2021, 2022, 929 : 401 - 411
  • [36] Low-Power Pass-Transistor Logic-Based Full Adder and 8-Bit Multiplier
    Yin, Ningyuan
    Pan, Wanyuan
    Yu, Yihe
    Tang, Chengcheng
    Yu, Zhiyi
    [J]. ELECTRONICS, 2023, 12 (15)
  • [37] Design of low power fast full adder using Domino Logic based on magnetic tunnel junction (MTJ) and memristor
    Parvizi, Pooria
    Sabbaghi-Nadooshan, Reza
    Tavakoli, Mohammad Bagher
    [J]. INGENIERIA UC, 2020, 27 (03): : 282 - 293
  • [38] Cell Design Methodology Based on Transmission Gate for Low-Power High-Speed Balanced XOR-XNOR Circuits in Hybrid-CMOS Logic Style
    Nikoubin, Tooraj
    Grailoo, Mandieh
    Mozafari, Sayyed Hasan
    [J]. JOURNAL OF LOW POWER ELECTRONICS, 2010, 6 (04) : 503 - 512
  • [39] Low Power 10-Transistor Full Adder Design Based on Degenerate Pass Transistor Logic
    Lin, Jin-Fa
    Hwang, Yin-Tsung
    Sheu, Ming-Hwa
    [J]. 2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 496 - 499
  • [40] Two Low Power and High Efficient Full Adder Cells Based on CNTFET Technology
    Farahani, Masoud
    Moradi, Mona
    [J]. INTERNATIONAL JOURNAL OF NANOELECTRONICS AND MATERIALS, 2018, 11 (03): : 321 - 331