Design of two Low-Power full adder cells using GDI structure and hybrid CMOS logic style

被引:48
作者
Foroutan, Vahid [1 ]
Taheri, MohammadReza [1 ]
Navi, Keivan [2 ]
Mazreah, Arash Azizi [3 ]
机构
[1] Islamic Azad Univ, Sci & Res Branch, Dept Comp Engn, Tehran, Iran
[2] Shahid Beheshti Univ, Fac Elect & Comp Engn, Tehran, Iran
[3] Islamic Azad Univ, Sirjan Branch, Tehran, Iran
关键词
Ultra Low-Power; GDI; Hybrid CMOS logic style; Full adder; XOR;
D O I
10.1016/j.vlsi.2013.05.001
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Full adder is one of the most important digital components for which many improvements have been made to improve its architecture. In this paper, we present two new symmetric designs for Low-Power full adder cells featuring GDI (Gate-Diffusion Input) structure and hybrid CMOS logic style. The main design objectives for these adder modules are not only providing Low-Power dissipation and high speed but also full-voltage swing. In the first design, hybrid logic style is employed. The hybrid logic style utilizes different logic styles in order to create new full adders with desired performance. This provides the designer with a higher degree of design freedom to target a wide range of applications, hence reducing design efforts. The second design is based on a different new approach which eliminates the need of XOR/XNOR gates for designing full adder cell and also by utilizing GDI (Gate-Diffusion-Input) technique in its structure, it provides Ultra Low-Power and high speed digital component as well as a full voltage swing circuit. Many of the previously reported adders in literature suffered from the problems of low-swing and high noise when operated at low supply voltages. These two new designs successfully operate at low voltages with tremendous signal integrity and driving capability. In order to evaluate the performance of the two new full adders in a real environment, we incorporated two 16-bit ripple carry adders (RCA). The studied circuits are optimized for energy efficiency at 0.13 mu m and 90 nm PD SOI CMOS process technology. The comparison between these two novel circuits with standard full adder cells shows excessive improvement in terms of Power, Area, Delay and Power-Delay-Product (PDP). (C) 2013 Elsevier B.V. All rights reserved.
引用
收藏
页码:48 / 61
页数:14
相关论文
共 50 条
[21]   Design of Ultra Lowpower Full Adder using Modified Branch Based Logic Style [J].
Ramireddy, Gangadhar Reddy ;
Ravindra, J. V. R. ;
Kamatham, Harikrishna .
UKSIM-AMSS SEVENTH EUROPEAN MODELLING SYMPOSIUM ON COMPUTER MODELLING AND SIMULATION (EMS 2013), 2013, :691-696
[22]   A novel low-power full swing hybrid full adder-based 7:3 counter for MBW multiplier [J].
Mukherjee, Biswarup .
SADHANA-ACADEMY PROCEEDINGS IN ENGINEERING SCIENCES, 2024, 49 (02)
[23]   A low-power high-speed hybrid multi-threshold full adder design in CNFET technology [J].
Mojtaba Maleknejad ;
Somayyeh Mohammadi ;
Seyed Mostafa Mirhosseini ;
Keivan Navi ;
Hamid Reza Naji ;
Mehdi Hosseinzadeh .
Journal of Computational Electronics, 2018, 17 :1257-1267
[24]   Ultra Low-Power High-Speed Single-Bit Hybrid Full Adder Circuit [J].
Kumar, Manoj ;
Baghel, R. K. .
2017 8TH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND NETWORKING TECHNOLOGIES (ICCCNT), 2017,
[25]   A low-power high-speed hybrid multi-threshold full adder design in CNFET technology [J].
Maleknejad, Mojtaba ;
Mohammadi, Somayyeh ;
Mirhosseini, Seyed Mostafa ;
Navi, Keivan ;
Naji, Hamid Reza ;
Hosseinzadeh, Mehdi .
JOURNAL OF COMPUTATIONAL ELECTRONICS, 2018, 17 (03) :1257-1267
[26]   A New Low-Power Full-Adder Cell For Low Voltage Using CNTFETs [J].
Jttendra, K. S. ;
Srirtivasulu, Avireni ;
Singh, Brahrnadeo Prasad .
PROCEEDINGS OF THE 9TH INTERNATIONAL CONFERENCE ON ELECTRONICS, COMPUTERS AND ARTIFICIAL INTELLIGENCE - ECAI 2017, 2017,
[27]   Novel Low Power Full Adder Cells in 180nm CMOS Technology [J].
Wang, Dan ;
Yang, Maofeng ;
Cheng, Wu ;
Guan, Xuguang ;
Zhu, Zhangming ;
Yang, Yintang .
ICIEA: 2009 4TH IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS, VOLS 1-6, 2009, :425-428
[28]   Low-Power and High-Performance 1-Bit CMOS Full-Adder Cell [J].
Navi, Keivan ;
Kavehei, Omid ;
Ruholamini, Mahnoush ;
Sahafi, Amir ;
Mehrabi, Shima ;
Dadkhahi, Nooshin .
JOURNAL OF COMPUTERS, 2008, 3 (02) :48-54
[29]   A Survey on Different Modules of Low-Power High-Speed Hybrid Full Adder Circuits [J].
Saraswat, Vivek ;
Kumar, Ankur ;
Pal, Pratosh Kumar ;
Nagaria, R. K. .
2017 4TH IEEE UTTAR PRADESH SECTION INTERNATIONAL CONFERENCE ON ELECTRICAL, COMPUTER AND ELECTRONICS (UPCON), 2017, :323-328
[30]   Low Power Full Adder Using 8T Structure [J].
Bazzazi, Amin ;
Mahini, Alireza ;
Jelini, Jelveh .
INTERNATIONAL MULTICONFERENCE OF ENGINEERS AND COMPUTER SCIENTIST, IMECS 2012, VOL II, 2012, :1190-1194