A Hybrid Frequency/Phase-Locked Loop for Versatile Clock Generation with Wide Reference Frequency Range

被引:0
|
作者
Lv, Sitao [1 ]
Xu, Ni [1 ]
Rhee, Woogeun [1 ]
Wang, Zhihua [1 ]
机构
[1] Tsinghua Univ, Inst Microelect, Beijing, Peoples R China
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes a hybrid frequency/phase-locked loop (F/PLL) in which a PLL operates as a nested digitally-controlled oscillator (DCO). The nested DCO based on the wideband PLL not only offers a constant gain but also enables low noise clock generation even with a very low reference frequency. A digital FLL with a 1-bit Delta Sigma frequency detector (FD) is designed as a main loop to avoid having a linear time-to-digital converter (TDC). A prototype fractional-N F/PLL is implemented in 65nm CMOS. The proposed F/PLL achieves an in-band noise of -90dBc/Hz at 1.5GHz output with a 15kHz reference clock and a 60MHz system clock, consuming 9.2mW from a 1V supply.
引用
收藏
页数:4
相关论文
共 50 条
  • [21] Enhanced Digital Synthesized Phase Locked Loop with High Frequency Compensation and Clock Generation
    E. B. Priyanka
    S. Thangavel
    V. G. Pratheep
    Sensing and Imaging, 2020, 21
  • [22] Enhanced Digital Synthesized Phase Locked Loop with High Frequency Compensation and Clock Generation
    Priyanka, E. B.
    Thangavel, S.
    Pratheep, V. G.
    SENSING AND IMAGING, 2020, 21 (01):
  • [23] Phase-Locked Loop - A Versatile Technique.
    Mallon, D.
    1600, (26):
  • [24] WIDE-RANGE PHASE-DETECTORS WITH APPLICATION TO PHASE-LOCKED LOOP
    IBRAHIM, MM
    MAHMOUD, SM
    ABOUELELA, M
    NTZ ARCHIV, 1982, 4 (09): : 257 - 265
  • [25] RANGE EXTENSION OF A PHASE-LOCKED LOOP
    BISWAS, BN
    BANERJEE, P
    IEEE TRANSACTIONS ON COMMUNICATIONS, 1973, CO21 (04) : 293 - 296
  • [26] ALL DIGITAL PHASE-LOCKED LOOP WITH A WIDE LOCKING RANGE.
    Hikawa, Hiroomi
    Zheng, Nanning
    Mori, Shinsaku
    Electronics and Communications in Japan, Part I: Communications (English translation of Denshi Tsushin Gakkai Ronbunshi), 1987, 70 (07): : 70 - 77
  • [27] DESIGN AND ANALYSIS OF A LINEAR PHASE-LOCKED LOOP OF WIDE DYNAMIC RANGE
    SPLITT, FG
    IEEE TRANSACTIONS ON COMMUNICATION TECHNOLOGY, 1966, CO14 (04): : 432 - +
  • [28] A power-efficient wide-range phase-locked loop
    Chen, OTC
    Sheen, RRB
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (01) : 51 - 62
  • [29] TRACKING DOMINANT FREQUENCY OF EEG BY PHASE-LOCKED LOOP DEMODULATION
    JOHNS, MW
    STEAR, EB
    HANLEY, J
    ELECTROENCEPHALOGRAPHY AND CLINICAL NEUROPHYSIOLOGY, 1974, 37 (04): : 414 - 416
  • [30] A Low Noise and Wide Tuning Range Integrated Phase-Locked Loop
    Shi, Zhan
    Tang, Zhenan
    Wu, Hao
    Cai, Hong
    7TH IEEE ANNUAL INFORMATION TECHNOLOGY, ELECTRONICS & MOBILE COMMUNICATION CONFERENCE IEEE IEMCON-2016, 2016,