Single Event Latch-Up Hardening Using TCAD Simulations in 130 nm and 65 nm Embedded SRAM in Flash-Based FPGAs

被引:14
作者
Rezzak, Nadia [1 ]
Wang, Jih-Jong [1 ]
机构
[1] Microsemi SOC, San Jose, CA 95134 USA
关键词
3D-TCAD simulation; flash-based FPGA; single event latch-up; SRAMs; CMOS-TECHNOLOGY;
D O I
10.1109/TNS.2015.2450210
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work 3D-TCAD simulation is used to investigate and harden single event latch-up (SEL) occurring in embedded SRAMs, in both 130 nm and 65 nm Flash-based Field Programmable Gate Arrays (FPGAs). The methodology to perform accurate SEL simulations on realistic designs suitable for high volume manufacturing is presented. One important new finding is that depending on the technology node, the number of SRAM cells included in the 3D structure significantly affects the SEL threshold. The number of SRAM cells needs to be optimized for accurate SEL prediction within a reasonable simulation time. The simulation results are validated using heavy ion and neutron data. After trade-off studies, process mitigation solutions are chosen to improve the SEL threshold in 65 nm and achieve immunity in neutron environment.
引用
收藏
页码:1599 / 1608
页数:10
相关论文
共 19 条
[11]  
MAVIS DG, 1997, P 16 AIAA IEEE DASC, V1, P26
[12]   THE LATCHUP RISK OF CMOS-TECHNOLOGY IN SPACE [J].
MOREAU, Y ;
DELAROCHETTE, H ;
BRUGUIER, G ;
GASIOT, J ;
PELANCHON, F ;
SUDRE, C ;
ECOFFET, R .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1993, 40 (06) :1831-1837
[13]  
Morris W., 1996, P 11 INT C ION IMPL, P796, DOI [10.1109/IIT.1996.586580, DOI 10.1109/IIT.1996.586580]
[14]   Single Event Mechanisms in 90 nm Triple-Well CMOS Devices [J].
Roy, Tania ;
Witulski, A. F. ;
Schrimpf, R. D. ;
Alles, M. L. ;
Massengill, L. W. .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2008, 55 (06) :2948-2956
[15]  
Schwabe U., 1984, P INT EL DEV M, V30, P410
[16]  
Sze S.M., 2013, SEMICONDUCTOR DEVICE
[17]  
Troutman R. R., 1986, PROBLEM ITS CURE
[18]  
Voldman S.H., 2007, Latchup
[19]  
Voldman Steven H., 2005, P EOS ESD S, P1