Design of low-power hybrid digital pulse width modulator with piecewise calibration scheme

被引:1
作者
Zhen, Shaowei [1 ]
Hou, Sijian [1 ]
Gan, Wubing [1 ]
Chen, Jingbo [1 ]
Luo, Ping [1 ]
Zhang, Bo [1 ]
机构
[1] Univ Elect Sci & Technol China, State Key Lab Elect Thin Films & Integrated Devic, Chengdu 610054, Sichuan, Peoples R China
关键词
DPWM; nonlinearity; switching converter; digital DC-DC converter; piecewise calibration; SWITCHING FREQUENCY; RESOLUTION; DELAY; DPWM; PWM;
D O I
10.1080/00207217.2015.1020883
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A low-power hybrid digital pulse width modulator (DPWM) is proposed in the paper. Owing to the piecewise calibration scheme, the delay time of delay line is locked to target frequency. The delay line consists of two piecewise lines with different control codes. The delay time of each cell in one sub-delay-line is longer than the last significant bit (LSB) of DPWM, while the delay time of each cell in the other sub-delay-line is shorter than LSB. Optimum linearity is realised with minimum standard cells. Simulation results show that the differential nonlinearity and integral nonlinearity are improved from 5.1 to 0.4 and from 5 to 1.3, respectively. The DPWM is fully synthesised and fabricated in a 90-nm CMOS process. The proposed DPWM occupies a silicon area of 0.01mm(2), with 31.5 mu w core power consumption. Experimental results are shown to demonstrate the 2-MHz, 10-bit resolution implementation. Pulse width histogram is firstly introduced to characterise the linearity of the DPWM.
引用
收藏
页码:2127 / 2141
页数:15
相关论文
共 17 条
  • [1] Segmented Digital Clock Manager- FPGA based Digital Pulse Width Modulator Technique
    Batarseh, Majd G.
    Al-Hoor, Wisam
    Huang, Lilly
    Iannello, Chris
    Batarseh, Issa
    [J]. 2008 IEEE POWER ELECTRONICS SPECIALISTS CONFERENCE, VOLS 1-10, 2008, : 3036 - +
  • [2] Low Power Digital Alternative to Analog Control of Step-Down Converter
    Bo Li
    Xuefang Lin-Shi
    Allard, Bruno
    [J]. JOURNAL OF LOW POWER ELECTRONICS, 2012, 8 (05) : 654 - 666
  • [3] Finite-time control of DC-DC buck converters via integral terminal sliding modes
    Chiu, Chian-Song
    Shen, Chih-Teng
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2012, 99 (05) : 643 - 655
  • [4] High Resolution FPGA DPWM Based on Variable Clock Phase Shifting
    de Castro, Angel
    Todorovich, Elias
    [J]. IEEE TRANSACTIONS ON POWER ELECTRONICS, 2010, 25 (05) : 1115 - 1119
  • [5] DIGITALLY GENERATED PULSE-WIDTH MODULATION TRANSMITTED OVER OPTICAL-FIBER
    GHASSEMLOOY, Z
    WILSON, B
    CHAO, L
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 1993, 75 (03) : 433 - 436
  • [6] Guo S, 2009, POW EL APPL 2009 EPE, P1
  • [7] Lan P.-H., 2010, IEEE AS SOL STAT CIR, P1, DOI [10.1109/ASSCC.2010.5716556, DOI 10.1109/ASSCC.2010.5716556]
  • [8] Lan PH, 2010, PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), P484, DOI 10.1109/APCCAS.2010.5775055
  • [9] EMI reduction by means of switching frequency modulation with variable delay in power supplies
    Mon, J.
    Gago, J.
    Gonzalez, D.
    Balcells, J.
    Fernandez, R.
    Gil, I.
    Bogonez, P.
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2012, 99 (01) : 103 - 112
  • [10] Digital Control of Resonant Converters: Enhancing Frequency Resolution by Dithering
    Peretz, Mor Mordechai
    Ben-Yaakov, Sam
    [J]. APEC: 2009 IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION, VOLS 1- 4, 2009, : 1202 - 1207