Chip-to-Wafer (C2W) flip chip bonding for 2.5D High density interconnection on TSV free interposer

被引:0
|
作者
Lim, Sharon Pei-Siang [1 ]
Ding, Mian Zhi [1 ]
Kawano, Masaya [1 ]
机构
[1] ASTAR, Inst Microelect, 2 Fusionopolis Way,08-02 Innovis Tower, Singapore 138634, Singapore
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The requirements of electronic packages with higher input/output (I/O) density at smaller bump pitches have driven the demand of 3D packaging technologies [1]. The TSV technology is considered as the more advanced technique for high performance IC packaging solution. It uses vertical interconnection which forms metallic vias through stacked dies [2]. It also allows multi-chip stacking, enhancing the 3D chip integration capability. The requirements of high density interconnection and improved electrical performance have resulted in more packaging applications using Si interposers with TSV vias [3]. However the fabrication process of TSV vias is expensive and involves a lot of process steps. It also poses different process challenges and requires many wafer inspection process such as the inspection of the sidewall of the TSV via, the bottom of the TSV via and the uniformity on the TSV via diameter [4]. Xray inspection is also required to inspect the Cu-filled TSV via and to check for any voids in the TSV via. In this work, we highlighted the challenges and difficulties of chip to wafer bonding and underfill dispensing process for test dies with high I/Os onto a TSV free interposer (TFI). Detailed study and process development is required to resolve the assembly process challenges. One larger chip 15x15mm known as the Graphics Processing Unit (GPU) and 2 smaller chips 5.5mmx7mm known as the High Bandwidth Memory (HBM) were attached onto the TFI interposer (25mm x 18mm) [5]. We selected 3 types of underfill with a no-clean flux for the chip to wafer flip chip and underfill process. The flip chip process involves the using no-clean flux and subjected to a conventional conveyor reflow oven with temperature set at 260 degrees C. Capillary underfill dispensing process is then applied onto the assembled C2W 8 inch wafer to encapsulate the C4 bumps and microbumps. A simple underfill dispensing DOE is evaluated to solve the underfill voids issue observed on the highly dense interconnects. Finally, overmolding is done on the assembled package.
引用
收藏
页数:7
相关论文
共 27 条
  • [21] Non-TCB Process Cu/SiO2 Hybrid Bonding Using Plasma-free Hydrophilicity Enhancement with NaOH for Chip-to-wafer Bonding
    Chen, Yu-An
    Ong, Jia-Juen
    Chiu, Wei-Lan
    Hsu, Wei-You
    Yang, Shih-Chi
    Chang, Hsiang-Hung
    Chen, Chih
    PROCEEDINGS OF THE IEEE 74TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC 2024, 2024, : 399 - 403
  • [22] Novel reconfigured wafer-to-wafer (W2W) hybrid bonding technology using ultra-high density nano-Cu filaments for exascale 2.5D/3D integration
    Lee, K-W
    Nagai, C.
    Bea, J-C
    Fukushima, T.
    Suresh, R.
    Wu, X.
    Tanaka, T.
    Koyanagi, M.
    2015 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2015,
  • [23] 3D finite element modeling of 3D C2W (chip to wafer) drop test reliability: Optimization of internal architecture and materials
    Belhenini, Soufyane
    Tougui, Abdellah
    Bouchou, Abdelhake
    Dosseul, Franck
    MICROELECTRONICS RELIABILITY, 2014, 54 (01) : 13 - 21
  • [24] C2W Hybrid Bonding Interconnect Technology for Higher Density and Better Thermal Dissipation of High Bandwidth Memory
    Kim, Kibum
    Lim, Sanghyuk
    Jung, Dongwook
    Choi, Jeongyun
    Na, Song
    Yeom, Jaehyun
    Lee, Miseon
    Kim, Jongyeon
    Kwon, Jongoh
    Moon, Ki-il
    Lee, Gyuje
    Lee, Kangwook
    2023 IEEE 73RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC, 2023, : 1048 - 1052
  • [25] Advanced Fault Isolation Technique using Electro-optical Terahertz Pulse Reflectometry (EOTPR) for 2D and 2.5D Flip-chip Package
    Cao, Lihong
    Venkata, Manasa
    Tay, Meng Yeow
    Qiu, Wen
    Alton, J.
    Taday, P.
    Igarashi, M.
    ISTFA 2012: CONFERENCE PROCEEDINGS FROM THE 38TH INTERNATIONAL SYMPOSIUM FOR TESTING AND FAILURE ANALYSIS, 2012, : 21 - 25
  • [26] Low Temperature (250°C) and Fine Pitch (≤4 μ m) New Nanocrystalline Cu/SiO2 Chip-on-Wafer Hybrid Bonding for 3D Chip Integration
    Lin, Ang-Ying
    Lin, Yu-Min
    Lu, Chun-Lin
    Liao, Hsin-Yi
    Yu, Chen-Chun
    Lee, Ou-Hsiang
    Chiu, Tsung-Chieh
    Chiu, Wei-Lan
    Chang, Hsiang-Hung
    Chang, Shou-Zen
    2024 INTERNATIONAL VLSI SYMPOSIUM ON TECHNOLOGY, SYSTEMS AND APPLICATIONS, VLSI TSA, 2024,
  • [27] Demonstration of a Wafer Level Face-To-Back (F2B) Fine Pitch Cu-Cu Hybrid Bonding with High Density TSV for 3D Integration Applications
    Suarez Berru, Jerzy Javier
    Nicolas, Stephane
    Bresson, Nicolas
    Assous, Myriam
    Borel, Stephan
    2023 IEEE 73RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC, 2023, : 97 - 102