CMOS Junctionless Field-Effect Transistors Manufacturing Cost Evaluation

被引:13
作者
Wen, Sandy M. [1 ]
Chui, Chi On [1 ]
机构
[1] Univ Calif Los Angeles, Dept Elect Engn, Los Angeles, CA 90095 USA
关键词
Fin field-effect transistor (FinFET); junctionless; manufacturability; semiconductor processing;
D O I
10.1109/TSM.2012.2225648
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Junctionless field-effect transistors (JL-FETs) contain no doping gradients, so they are thought to be simpler to process and less costly to manufacture than fin field-effect transistors (FinFETs). To check this assertion, process flows for CMOS JL-FETs on 300mm SOI and bulk silicon substrates with 22nm gate length are developed, and the manufacturing costs are calculated using a cost-of-ownership based approach. It has been determined that for a given substrate, the cost of the given JL-FET process flows is comparable with FinFET processing with less than 2% cost difference, while JL-FET processing on SOI costs are greater than 10% on bulk silicon. The largest component of process cost is due to photolithography.
引用
收藏
页码:162 / 168
页数:7
相关论文
共 50 条
  • [31] Investigation of a Gate Stack Gate-All-Around Junctionless Nanowire Field-Effect Transistor for Oxygen Gas Sensing
    Chaujar, Rishu
    Yirak, Mekonnen Getnet
    JOURNAL OF ELECTRONIC MATERIALS, 2024, 53 (04) : 2191 - 2201
  • [32] Boosting the performance of an ultrascaled carbon nanotube junctionless tunnel field-effect transistor using an ungated region: NEGF simulation
    Khalil Tamersit
    Journal of Computational Electronics, 2019, 18 : 1222 - 1228
  • [33] Boosting the performance of an ultrascaled carbon nanotube junctionless tunnel field-effect transistor using an ungated region: NEGF simulation
    Tamersit, Khalil
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2019, 18 (04) : 1222 - 1228
  • [34] Electrical Characterization and Study of Current Drift Phenomena and Hysteresis Mechanism in Junctionless Ion-Sensitive Field-Effect Transistor
    Jaydeep Singh Parmar
    Nawaz Shafi
    Chitrakant Sahu
    Silicon, 2022, 14 : 6829 - 6836
  • [35] Analysis of coupling effect between TID and SET in SOI Tri-Gate nanowire field-effect transistors
    Zhou, Xilong
    Yin, Chenyu
    Liu, Hongxia
    Chen, Shupeng
    Wang, Shulong
    Huang, Junjie
    Yan, Zhanpeng
    Liu, Chang
    NANOTECHNOLOGY, 2024, 35 (50)
  • [36] Design Optimization and Analysis of InGaAs-Based Gate-All-Around (GAA) Junctionless Field-Effect Transistor (JLFET)
    Seo, Jae Hwa
    Yoon, Young Jun
    Lee, Jung-Hee
    Kang, In Man
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2017, 17 (11) : 8350 - 8354
  • [37] A Simulation Study of Junctionless Double-Gate Metal-Oxide-Semiconductor Field-Effect Transistor with Symmetrical Side Gates
    Bavir, Mohammad
    Abbasi, Abdollah
    Orouji, Ali Asghar
    SILICON, 2020, 12 (07) : 1593 - 1602
  • [38] A Simulation Study of Junctionless Double-Gate Metal-Oxide-Semiconductor Field-Effect Transistor with Symmetrical Side Gates
    Mohammad Bavir
    Abdollah Abbasi
    Ali Asghar Orouji
    Silicon, 2020, 12 : 1593 - 1602
  • [39] Traditional and junctionless field effect transistor for cholesterol detection
    Barik, Md. Abdul
    Sarma, Manoj Kumar
    Dutta, Jiten Ch.
    2015 INTERNATIONAL CONFERENCE ON ELECTRONIC DESIGN, COMPUTER NETWORKS & AUTOMATED VERIFICATION (EDCAV), 2015, : 88 - 91
  • [40] A Potential Model for Parallel Gated Junctionless Field Effect Transistor
    Apurba Kumar Raibaruah
    Kaushik Chandra Deva Sarma
    Silicon, 2022, 14 : 711 - 718