An Efficient Block Entropy Based Compression Scheme for Systems-on-a-Chip Test Data

被引:4
作者
Zahir, Saif [1 ]
Borici, Arber [1 ]
机构
[1] UNBC, Dept Comp Sci, Image Proc & Graph Lab, Prince George, BC, Canada
来源
JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY | 2012年 / 69卷 / 02期
关键词
Systems-on-a-chip; Test patterns compression; Data compression; Entropy; Block-entropy; Scan chain;
D O I
10.1007/s11265-011-0635-5
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The emergence of the nanometer scale integration technology made it possible for systems-on-a-chip, SoC, design to contain many reusable cores from multiple resources. This resulted in higher complexity SoC testing than the conventional VLSI. To address this increase in design complexity in terms of data-volume and test-time, several compression methods have been developed, employed and proposed in the literature. In this paper, we present a new efficient test vector compression scheme based on block entropy in conjunction with our improved row-column reduction routine to reduce test data significantly. Our results show that the proposed method produces much higher compression ratio than all previously published methods. On average, our scheme scores nearly 13% higher than the best reported results. In addition, our scheme outperformed all results for each of the tested circuits. The proposed scheme is very fast and has considerable low complexity.
引用
收藏
页码:133 / 142
页数:10
相关论文
共 11 条
  • [1] Relationship between entropy and test data compression
    Balakrishnan, Kedarnath J.
    Touba, Nur A.
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2007, 26 (02) : 386 - 395
  • [2] Test data compression and test resource partitioning for system-on-a-chip using frequency-directed run-length (FDR) codes
    Chandra, A
    Chakrabarty, K
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2003, 52 (08) : 1076 - 1088
  • [3] A geometric-primitives-based compression scheme for testing systems-on-a-chip
    El-Maleh, A
    al Zahir, S
    Khan, E
    [J]. 19TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2001, : 54 - 59
  • [4] Efficient test compression technique based on block merging
    El-Maleh, A. H.
    [J]. IET COMPUTERS AND DIGITAL TECHNIQUES, 2008, 2 (05) : 327 - 335
  • [5] El-Maleh AH, 2002, ICES 2002: 9TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-111, CONFERENCE PROCEEDINGS, P449, DOI 10.1109/ICECS.2002.1046192
  • [6] Synchronization overhead in SOC compressed test
    Gonciari, PT
    Al-Hashimi, B
    Nicolici, N
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (01) : 140 - 152
  • [7] Hackett P. G., 2003, ENTROPY BASED ASSESS
  • [8] Test set compaction algorithms for combinational circuits
    Hamzaoglu, I
    Patel, JH
    [J]. 1998 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN: DIGEST OF TECHNICAL PAPERS, 1998, : 283 - 289
  • [9] Test vector decompression via cyclical scan chains and its application to testing core-based designs
    Jas, A
    Touba, NA
    [J]. INTERNATIONAL TEST CONFERENCE 1998, PROCEEDINGS, 1998, : 458 - 464
  • [10] A MATHEMATICAL THEORY OF COMMUNICATION
    SHANNON, CE
    [J]. BELL SYSTEM TECHNICAL JOURNAL, 1948, 27 (03): : 379 - 423