Effects of thickness and geometric variations in the oxide gate stack on the nonvolatile memory behaviors of charge-trap memory thin-film transistors

被引:22
作者
Bak, Jun Yong [1 ]
Kim, So-Jung [1 ]
Byun, Chun-Won [2 ]
Pi, Jae-Eun [2 ]
Ryu, Min-Ki [2 ]
Hwang, Chi Sun [2 ]
Yoon, Sung-Min [1 ]
机构
[1] Kyung Hee Univ, Dept Adv Mat Engn Informat & Elect, Yongin 446701, Gyeonggido, South Korea
[2] Elect & Telecommun Res Inst, Daejeon 305700, South Korea
基金
新加坡国家研究基金会;
关键词
Oxide semiconductor; Charge-trap memory; Nonvolatile memory; Thin-film transistor; In-Ga-Zn-O; CHANNEL;
D O I
10.1016/j.sse.2015.06.003
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Device designs of charge-trap oxide memory thin-film transistors (CTM-TFTs) were investigated to enhance their nonvolatile memory performances. The first strategy was to optimize the film thicknesses of the tunneling and charge-trap (CT) layers in order to meet requirements of both higher operation speed and longer retention time. While the program speed and memory window were improved for the device with a thinner tunneling layer, a long retention time was obtained only for the device with a tunneling layer thicker than 5 nm. The carrier concentration and charge-trap densities were optimized in the 30-nm-thick CT layer. It was observed that 10-nm-thick tunneling, 30-nm-thick CT, and 50-nm-thick blocking layers were the best configuration for our proposed CTM-TFTs, where a memory on/off margin higher than 10(7) was obtained, and a memory margin of 6.6 x 10(3) was retained even after the lapse of 10(5) s. The second strategy was to examine the effects of the geometrical relations between the CT and active layers for the applications of memory elements embedded in circuitries. The CTM-TFTs fabricated without an overlap between the CT layer and the drain electrode showed an enhanced program speed by the reduced parasitic capacitance. The drain-bias disturbance for the memory off-state was effectively suppressed even when a higher read-out drain voltage was applied. Appropriate device design parameters, such as the film thicknesses of each component layer and the geometrical relations between them, can improve the memory performances and expand the application fields of the proposed CTM-TFTs. (C) 2015 Elsevier Ltd. All rights reserved.
引用
收藏
页码:153 / 160
页数:8
相关论文
共 17 条
[1]   Impact of Charge-Trap Layer Conductivity Control on Device Performances of Top-Gate Memory Thin-Film Transistors Using IGZO Channel and ZnO Charge-Trap Layer [J].
Bak, Jun Yong ;
Ryu, Min-Ki ;
Park, Sang Hee Ko ;
Hwang, Chi-Sun ;
Yoon, Sung Min .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (07) :2404-2411
[2]   Nonvolatile Charge-Trap Memory Transistors With Top-Gate Structure Using In-Ga-Zn-O Active Channel and ZnO Charge-Trap Layer [J].
Bak, Jun Yong ;
Ryu, Min-Ki ;
Park, Sang Hee Ko ;
Hwang, Chi Sun ;
Yoon, Sung Min .
IEEE ELECTRON DEVICE LETTERS, 2014, 35 (03) :357-359
[3]   High-Performance Light-Erasable Memory and Real-Time Ultraviolet Detector Based on Unannealed Indium-Gallium-Zinc-Oxide Thin-Film Transistor [J].
Chen, Wei-Tsung ;
Zan, Hsiao-Wen .
IEEE ELECTRON DEVICE LETTERS, 2012, 33 (01) :77-79
[4]   Electrical characteristics of gallium-indium-zinc oxide thin-film transistor non-volatile memory with Sm2O3 and SmTiO3 charge trapping layers [J].
Her, Jim-Long ;
Chen, Fa-Hsyang ;
Chen, Ching-Hung ;
Pan, Tung-Ming .
RSC ADVANCES, 2015, 5 (12) :8566-8570
[5]   Fabrication of SiO2/SiOx/SiOxNy Non-Volatile Memory with Transparent Amorphous Indium Gallium Zinc Oxide Channels [J].
Hong Hanh Nguyen ;
Van Duy Nguyen ;
Thanh Thuy Trinh ;
Jang, Kyungsoo ;
Baek, Kyunghyun ;
Raja, Jayapal ;
Yi, Junsin .
JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 2011, 158 (10) :H1077-H1083
[6]   Nanocrystal floating gate memory with solution-processed indium-zinc-tin-oxide channel and colloidal silver nanocrystals [J].
Hu, Quanli ;
Ha, Sang-Hyub ;
Lee, Hyun Ho ;
Yoon, Tae-Sik .
SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2011, 26 (12)
[7]   The charge trapping characteristics of Si3N4 and Al2O3 layers on amorphous-indium-gallium-zinc oxide thin films for memory application [J].
Jung, Ji Sim ;
Rha, Sang-Ho ;
Kim, Un Ki ;
Chung, Yoon Jang ;
Jung, Yoon Soo ;
Choi, Jung-Hae ;
Hwang, Cheol Seong .
APPLIED PHYSICS LETTERS, 2012, 100 (18)
[8]   Electronic structures and device applications of transparent oxide semiconductors: What is the real merit of oxide semiconductors? [J].
Kamiya, T ;
Hosono, H ;
Kamiya, T ;
Hosono, H ;
Hosono, H .
INTERNATIONAL JOURNAL OF APPLIED CERAMIC TECHNOLOGY, 2005, 2 (04) :285-294
[9]   High-performance and room-temperature-processed nanofloating gate memory devices based on top-gate transparent thin-film transistors [J].
Kang, Il-Suk ;
Kim, Young-Su ;
Seo, Hyun-Sang ;
Son, Se Wan ;
Yoon, Eun Ae ;
Joo, Seung-Ki ;
Ahn, Chi Won .
APPLIED PHYSICS LETTERS, 2011, 98 (21)
[10]  
Kim E, 2011, APPL PHYS LETT, V99