Crosstalk noise control in an SoC physical design flow

被引:12
作者
Becer, M [1 ]
Vaidyanathan, R
Oh, CH
Panda, R
机构
[1] Motorola Inc, Adv Tools Grp, Austin, TX 78729 USA
[2] Motorola SPS, Wireless Platform Grp, Austin, TX 78729 USA
关键词
crosstalk noise; noise avoidance; noise repair; signal integrity;
D O I
10.1109/TCAD.2004.825855
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Signal integrity closure is one of the key challenges in deep submicron physical design. In this paper, we propose a physical design methodology which includes signal integrity management through crosstalk noise analysis and repair at multiple phases of the design so that a quick noise convergence can be achieved. The methodology addresses both functional and delay noise problems in the design and is targeted for block-, platform-, and chip-level physical design of system-on-chip designs. A number of case studies are presented to illustrate the effectiveness of the proposed methodology and to provide valuable insights useful for successful signal integrity management.
引用
收藏
页码:488 / 497
页数:10
相关论文
共 16 条
  • [1] Alpert CJ, 1998, 1998 DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, P362, DOI 10.1109/DAC.1998.724498
  • [2] ARUNACHALAM R, 1998, P IEEE INT C COMP AI, P1
  • [3] Becer MR, 2003, DES AUT CON, P954
  • [4] BECER MR, 2002, P SYST LEV INT PRED, P77
  • [5] CHEN CP, 1999, P DES AUT C, P502
  • [6] False-noise analysis using logic implications
    Glebov, A
    Gavrilov, S
    Blaauw, D
    Sirichotiyakul, S
    Oh, C
    Zolotov, V
    [J]. ICCAD 2001: IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, 2001, : 515 - 521
  • [7] GROSS PD, 1998, IEEE INT C COMP AID
  • [8] Hashimoto M., 2002, Proceedings of ISPD'02. 2002 International Symposium on Physical Design, P126, DOI 10.1145/505388.505420
  • [9] Crosstalk-driven interconnect optimization by simultaneous gate and wire sizing
    Jiang, IHR
    Chang, YW
    Jou, JY
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2000, 19 (09) : 999 - 1010
  • [10] ClariNet: A noise analysis tool for deep submicron design
    Levy, R
    Blaauw, D
    Braca, G
    Dasgupta, A
    Grinshpon, A
    Oh, C
    Orshav, B
    Sirichotiyakul, S
    Zolotov, V
    [J]. 37TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2000, 2000, : 233 - 238