Mapping stresses in high aspect ratio polysilicon electrical through-wafer interconnects

被引:1
|
作者
Sharma, Himani [1 ]
Krabbe, Joshua [2 ]
Farsinezhad, Samira [1 ]
van Popta, Andy [2 ]
Wakefield, Nick [2 ]
Fitzpatrick, Glen [2 ]
Shankar, Karthik [1 ,3 ]
机构
[1] Univ Alberta, Dept Elect & Comp Engn, Edmonton, AB T6G 2V4, Canada
[2] Micralyne Inc, Edmonton, AB T6N 1E6, Canada
[3] NRC Natl Inst Nanotechnol, Edmonton, AB T6G 2M9, Canada
来源
JOURNAL OF MICRO-NANOLITHOGRAPHY MEMS AND MOEMS | 2015年 / 14卷 / 02期
基金
加拿大自然科学与工程研究理事会;
关键词
deep reactive ion etching; three-dimensional integration; nondestructive inspection; RAMAN ANALYSIS; SILICON;
D O I
10.1117/1.JMM.14.2.024001
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Electrical through-wafer interconnect technologies such as vertical through-silicon vias (TSVs) are essential in order to maximize performance, optimize usage of wafer real estate, and enable three-dimensional packaging in leading edge electronic and microelectromechanical systems (MEMS) products. Although copper TSVs have the advantage of low resistance, highly doped polysilicon TSVs offer designers a much larger range of processing options due to the compatibility of polysilicon with high temperatures and also with the full range of traditional CMOS processes. Large stresses are associated with both Cu and polysilicon TSVs, and their accurate measurement is critical for determining the keep-out zone (KOZ) of transistors and for optimizing downstream processes to maintain high yield. This report presents the fabrication and stress characterization of 400-mu m deep, 20-Omega resistance, high aspect ratio (25: 1) polysilicon TSVs fabricated by deep reactive ion etching (DRIE) followed by low- pressure chemical vapor deposition (LPCVD) of polysilicon with in-situ boron doping. Micro-Raman imaging of the wafer surface showed a maximum stress of 1.2 GPa occurring at the TSV edge and a KOZ of similar to 9 to 11 mu m. For polysilicon TSVs, the stress distribution in the TSVs far from the wafer surface(s) was not previously well- understood due to measurement limitations. Raman spectroscopy was able to overcome this limitation; a TSV cross section was examined and stresses as a function of both depth and width of the TSVs were collected and are analyzed herein. An 1100 degrees C postanneal was found to reduce average stresses by 40%. (C) 2015 Society of Photo-Optical Instrumentation Engineers (SPIE)
引用
收藏
页数:5
相关论文
共 24 条
  • [21] Modeling Macro-Sized, High Aspect Ratio Through-Hole Filling by Multi-Component Additive-Assisted Copper Electrodeposition
    Childers, A. S.
    Johnson, M. T.
    Ramirez-Rico, J.
    Faber, K. T.
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 2013, 160 (12) : D3093 - D3102
  • [22] Via-First Process to Enable Copper Metallization of Glass Interposers With High-Aspect-Ratio, Fine-Pitch Through-Package-Vias
    Huang, Timothy B.
    Chou, Bruce
    Tong, Jialing
    Ogawa, Tomonori
    Sundaram, Venky
    Tummala, Rao R.
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2017, 7 (04): : 544 - 551
  • [23] High Aspect Ratio Sub-Micrometer Channels Using Wet Etching: Application to the Dynamics of Red Blood Cell Transiting through Biomimetic Splenic Slits
    Gambhire, Priya
    Atwell, Scott
    Iss, Cecile
    Bedu, Frederic
    Ozerov, Igor
    Badens, Catherine
    Helfer, Emmanuele
    Viallat, Annie
    Charrier, Anne
    SMALL, 2017, 13 (32)
  • [24] Formation of electroless barrier and seed layers in a high aspect ratio through-Si vias using Au nanoparticle catalyst for all-wet Cu filling technology
    Inoue, Fumihiro
    Shimizu, Tomohiro
    Yokoyama, Takumi
    Miyake, Hiroshi
    Kondo, Kazuo
    Saito, Takeyasu
    Hayashi, Taro
    Tanaka, Shukichi
    Terui, Toshifumi
    Shingubara, Shoso
    ELECTROCHIMICA ACTA, 2011, 56 (17) : 6245 - 6250