Mapping stresses in high aspect ratio polysilicon electrical through-wafer interconnects

被引:1
|
作者
Sharma, Himani [1 ]
Krabbe, Joshua [2 ]
Farsinezhad, Samira [1 ]
van Popta, Andy [2 ]
Wakefield, Nick [2 ]
Fitzpatrick, Glen [2 ]
Shankar, Karthik [1 ,3 ]
机构
[1] Univ Alberta, Dept Elect & Comp Engn, Edmonton, AB T6G 2V4, Canada
[2] Micralyne Inc, Edmonton, AB T6N 1E6, Canada
[3] NRC Natl Inst Nanotechnol, Edmonton, AB T6G 2M9, Canada
来源
JOURNAL OF MICRO-NANOLITHOGRAPHY MEMS AND MOEMS | 2015年 / 14卷 / 02期
基金
加拿大自然科学与工程研究理事会;
关键词
deep reactive ion etching; three-dimensional integration; nondestructive inspection; RAMAN ANALYSIS; SILICON;
D O I
10.1117/1.JMM.14.2.024001
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Electrical through-wafer interconnect technologies such as vertical through-silicon vias (TSVs) are essential in order to maximize performance, optimize usage of wafer real estate, and enable three-dimensional packaging in leading edge electronic and microelectromechanical systems (MEMS) products. Although copper TSVs have the advantage of low resistance, highly doped polysilicon TSVs offer designers a much larger range of processing options due to the compatibility of polysilicon with high temperatures and also with the full range of traditional CMOS processes. Large stresses are associated with both Cu and polysilicon TSVs, and their accurate measurement is critical for determining the keep-out zone (KOZ) of transistors and for optimizing downstream processes to maintain high yield. This report presents the fabrication and stress characterization of 400-mu m deep, 20-Omega resistance, high aspect ratio (25: 1) polysilicon TSVs fabricated by deep reactive ion etching (DRIE) followed by low- pressure chemical vapor deposition (LPCVD) of polysilicon with in-situ boron doping. Micro-Raman imaging of the wafer surface showed a maximum stress of 1.2 GPa occurring at the TSV edge and a KOZ of similar to 9 to 11 mu m. For polysilicon TSVs, the stress distribution in the TSVs far from the wafer surface(s) was not previously well- understood due to measurement limitations. Raman spectroscopy was able to overcome this limitation; a TSV cross section was examined and stresses as a function of both depth and width of the TSVs were collected and are analyzed herein. An 1100 degrees C postanneal was found to reduce average stresses by 40%. (C) 2015 Society of Photo-Optical Instrumentation Engineers (SPIE)
引用
收藏
页数:5
相关论文
共 24 条
  • [1] A wafer-scale etching technique for high aspect ratio implantable MEMS structures
    Bhandari, R.
    Negi, S.
    Rieth, L.
    Solzbacher, F.
    SENSORS AND ACTUATORS A-PHYSICAL, 2010, 162 (01) : 130 - 136
  • [2] SOI wafer mold with high-aspect-ratio microstructures for hot embossing process
    Y. Zhao
    T. Cui
    Microsystem Technologies, 2004, 10 : 544 - 546
  • [3] DIRECT ETCHING OF HIGH ASPECT RATIO STRUCTURES THROUGH A STENCIL
    Villanueva, G.
    Vazquez-Mena, O.
    Hibert, C.
    Brugger, J.
    IEEE 22ND INTERNATIONAL CONFERENCE ON MICRO ELECTRO MECHANICAL SYSTEMS (MEMS 2009), 2009, : 144 - 147
  • [4] High-density through-wafer copper via array in insulating glass mold using reflow process
    Lee, Sung-Woo
    Lee, Seung-Ki
    Park, Jae-Hyoung
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2015, 54 (04)
  • [5] Electroplated Metal Buried Interconnect and Through-Wafer Metal-Filled Via Technology for High-Power Integrated Electronics
    Ji, Chang-Hyeon
    Herrault, Florian
    Hopper, Peter
    Smeys, Peter
    Johnson, Peter
    Allen, Mark G.
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2009, 32 (03): : 695 - 702
  • [6] High aspect ratio etching of nanopores in PECVD SiC through AAO mask
    Wu, Songmei
    Bammatter, Marc-Oliver
    Tang, Wei
    Auzelyte, Vaida
    Zhang, Haixia
    Brugger, Juergen
    2013 8TH ANNUAL IEEE INTERNATIONAL CONFERENCE ON NANO/MICRO ENGINEERED AND MOLECULAR SYSTEMS (IEEE NEMS 2013), 2013, : 986 - 989
  • [7] A new low-temperature high-aspect-ratio MEMS process using plasma activated wafer bonding
    Galchev, T. V.
    Welch, W. C., III
    Najafi, K.
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2011, 21 (04)
  • [8] PREPARATION OF WAFER LEVEL GLASS-EMBEDDED HIGH-ASPECT-RATIO PASSIVES USING A GLASS REFLOW PROCESS
    Ma, Mengying
    Shang, Jintang
    Luo, Bin
    2015 28TH IEEE INTERNATIONAL CONFERENCE ON MICRO ELECTRO MECHANICAL SYSTEMS (MEMS 2015), 2015, : 427 - 430
  • [9] High-Speed Copper Filling within High Aspect Ratio Through Holes in Polymer Substrates
    Zhu, Q. S.
    Toda, A.
    Zhang, Y.
    Itoh, T.
    Maeda, R.
    INTERNATIONAL JOURNAL OF ELECTROCHEMICAL SCIENCE, 2013, 8 (08): : 10568 - 10577
  • [10] Wafer-scale 3D shaping of high aspect ratio structures by multistep plasma etching and corner lithography
    Ni, Shu
    Berenschot, Erwin J. W.
    Westerik, Pieter J.
    de Boer, Meint J.
    Wolf, Rene
    Le-The, Hai
    Gardeniers, Han J. G. E.
    Tas, Niels R.
    MICROSYSTEMS & NANOENGINEERING, 2020, 6 (01)