共 35 条
A Low Quiescent Current Asynchronous Digital-LDO With PLL-Modulated Fast-DVS Power Management in 40 nm SoC for MIPS Performance Improvement
被引:82
作者:
Lee, Yu-Huei
[1
]
Peng, Shen-Yu
Chiu, Chao-Chang
[1
]
Wu, Alex Chun-Hsien
[1
]
Chen, Ke-Horng
[1
]
Lin, Ying-Hsi
[2
]
Wang, Shih-Wei
[1
,2
]
Tsai, Tsung-Yen
[2
]
Huang, Chen-Chih
[2
]
Lee, Chao-Cheng
[2
]
机构:
[1] Natl Chiao Tung Univ, Inst Elect Control Engn, Mixed Signal & Power IC Lab, Hsinchu 30010, Taiwan
[2] Realtek Semicond Corp, Hsinchu, Taiwan
关键词:
Asynchronous digital-LDO regulator;
bidirectional asynchronous wave pipeline;
dynamic voltage scaling;
hybrid operation;
million instructions per second performance;
power conversion efficiency;
power module;
ripple-based control;
switching regulator;
RIPPLE-BASED CONTROL;
DC-DC CONVERTERS;
BUCK CONVERTER;
VOLTAGE;
CHIP;
REGULATOR;
SYSTEM;
D O I:
10.1109/JSSC.2013.2237991
中图分类号:
TM [电工技术];
TN [电子技术、通信技术];
学科分类号:
0808 ;
0809 ;
摘要:
A low quiescent current asynchronous digital-LDO (D-LDO) regulator integrated with a phase-locked loop (PLL)-modulated switching regulator (SWR) that achieves the near-optimum power management supply for core processor in system-on-chip (SoC). The parallel connection of the asynchronous D-LDO regulator and the ripple-based control SWR can accomplish fast-DVS (F-DVS) operation as well as high power conversion efficiency. The asynchronous D-LDO regulator controlled by bidirectional asynchronous wave pipeline realizes the F-DVS operation, which guarantees high million instructions per second (MIPS) performance of the core processor under distinct tasks. The use of a ripple-based control SWR operating with a leading phase amplifier ensures fast response and stable operation without the need for large equivalent-series-resistance, thus reducing the output voltage ripple for the enhancement of supply quality. The fabricated chip occupies 1.04 mm(2) in 40 nm CMOS technology. Experimental results show that a 94% peak efficiency with a voltage tracking speed of 7.5 V/mu s as well as the improved MIPS performance by 5.6 times was achieved.
引用
收藏
页码:1018 / 1030
页数:13
相关论文