A Low Quiescent Current Asynchronous Digital-LDO With PLL-Modulated Fast-DVS Power Management in 40 nm SoC for MIPS Performance Improvement

被引:82
作者
Lee, Yu-Huei [1 ]
Peng, Shen-Yu
Chiu, Chao-Chang [1 ]
Wu, Alex Chun-Hsien [1 ]
Chen, Ke-Horng [1 ]
Lin, Ying-Hsi [2 ]
Wang, Shih-Wei [1 ,2 ]
Tsai, Tsung-Yen [2 ]
Huang, Chen-Chih [2 ]
Lee, Chao-Cheng [2 ]
机构
[1] Natl Chiao Tung Univ, Inst Elect Control Engn, Mixed Signal & Power IC Lab, Hsinchu 30010, Taiwan
[2] Realtek Semicond Corp, Hsinchu, Taiwan
关键词
Asynchronous digital-LDO regulator; bidirectional asynchronous wave pipeline; dynamic voltage scaling; hybrid operation; million instructions per second performance; power conversion efficiency; power module; ripple-based control; switching regulator; RIPPLE-BASED CONTROL; DC-DC CONVERTERS; BUCK CONVERTER; VOLTAGE; CHIP; REGULATOR; SYSTEM;
D O I
10.1109/JSSC.2013.2237991
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A low quiescent current asynchronous digital-LDO (D-LDO) regulator integrated with a phase-locked loop (PLL)-modulated switching regulator (SWR) that achieves the near-optimum power management supply for core processor in system-on-chip (SoC). The parallel connection of the asynchronous D-LDO regulator and the ripple-based control SWR can accomplish fast-DVS (F-DVS) operation as well as high power conversion efficiency. The asynchronous D-LDO regulator controlled by bidirectional asynchronous wave pipeline realizes the F-DVS operation, which guarantees high million instructions per second (MIPS) performance of the core processor under distinct tasks. The use of a ripple-based control SWR operating with a leading phase amplifier ensures fast response and stable operation without the need for large equivalent-series-resistance, thus reducing the output voltage ripple for the enhancement of supply quality. The fabricated chip occupies 1.04 mm(2) in 40 nm CMOS technology. Experimental results show that a 94% peak efficiency with a voltage tracking speed of 7.5 V/mu s as well as the improved MIPS performance by 5.6 times was achieved.
引用
收藏
页码:1018 / 1030
页数:13
相关论文
共 35 条
[1]   A transient-enhanced low-quiescent current low-dropout regulator with buffer impedance attenuation [J].
Al-Shyoukh, Mohammad ;
Lee, Hoi ;
Perez, Raul .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (08) :1732-1742
[2]   Theoretical study and implementation of a fast transient response hybrid power supply [J].
Barrado, A ;
Vázquez, R ;
Olías, E ;
Lázaro, A ;
Pleite, J .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2004, 19 (04) :1003-1009
[3]   A dynamic voltage scaled microprocessor system [J].
Burd, TD ;
Pering, TA ;
Stratakos, AJ ;
Brodersen, RW .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (11) :1571-1580
[4]   Ultra-dynamic voltage scaling (UDVS) using sub-threshold operation and local voltage dithering [J].
Calhoun, BH ;
Chandrakasan, AP .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (01) :238-245
[5]   A 20 mV Input Boost Converter With Efficient Digital Control for Thermoelectric Energy Harvesting [J].
Carlson, Eric J. ;
Strunz, Kai ;
Otis, Brian P. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (04) :741-750
[6]   Bidirectional current-mode capacitor multipliers for on-chip compensation [J].
Chen, Ke-Horng ;
Chang, Chia-Jung ;
Liu, Te-Hsien .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2008, 23 (01) :180-188
[7]   A 2x load/store pipe for a low-power 1-GHz embedded processor [J].
Chen, ZJ ;
Murray, D ;
Nishimoto, S ;
Pearce, M ;
Oyker, M ;
Rodriguez, D ;
Rogenmoser, R ;
Suh, D ;
Supnet, E ;
von Kaenel, VR ;
Yin, G .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (11) :1857-1865
[8]   An embedded 32-b microprocessor core for low-power and high-performance applications [J].
Clark, LT ;
Hoffman, EJ ;
Miller, J ;
Biyani, M ;
Liao, YY ;
Strazdus, S ;
Morrow, M ;
Velarde, KE ;
Yarch, MA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (11) :1599-1608
[9]   Capacitive Power Management Circuit for Micropower Thermoelectric Generators With a 1.4 μA Controller [J].
Doms, Inge ;
Merken, Patrick ;
Van Hoof, Chris ;
Mertens, Robert P. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (10) :2824-2833
[10]   High voltage tolerant linear regulator with fast digital control for biasing of integrated DC-DC converters [J].
Hazucha, Peter ;
Moon, Sung Tae ;
Schrom, Gerhard ;
Paillet, Fabrice ;
Gardner, Donald ;
Rajapandian, Saravanan ;
Karnik, Tanay .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (01) :66-73