Control and analysis of leakage currents in poly-Si thin-film transistors

被引:42
|
作者
Brotherton, SD
Ayres, JR
Trainor, MJ
机构
[1] Philips Research Laboratories, Redhill, Surrey RH1 5HA, Cross Oak Lane
关键词
D O I
10.1063/1.360869
中图分类号
O59 [应用物理学];
学科分类号
摘要
Control of leakage current in autoregistered columnar and a solid phase crystallized poly-Si thin-film transistors (TFTs) is discussed. For n-channel TFTs, two parasitic leakage current paths, due to bulk conduction and back interface conduction, have been identified. It is demonstrated that these can be controlled by using sufficiently thin films and by low dose boron back channel implants, respectively. By these means, generation limited leakage currents, with values of <4x10(-14) A/mu m of channel width, have been obtained. The minimum leakage currents, for n- and p-channel TFTs, display the well-known field enhancement which we confirm can be described by phonon assisted tunneling. In well-engineered TFTs, with subthreshold slopes of <1 V/dec, we show that the drain fields required to promote the tunneling process are independent of the trap state density and result entirely from two-dimensional gate-drain coupling effects. Therefore, improving the quality of the poly-Si will not reduce the exponential dependence of the leakage current on gate and drain bias, although the absolute value of leakage current will be reduced. (C) 1996 American Institute of Physics.
引用
收藏
页码:895 / 904
页数:10
相关论文
共 50 条
  • [1] Leakage currents in poly-Si thin film transistors
    Brotherton, SD
    Ayres, JR
    Trainor, MJ
    POLYCRYSTALLINE SEMICONDUCTORS IV - PHYSICS, CHEMISTRY AND TECHNOLOGY, 1996, 51-5 : 621 - 626
  • [2] Poly-Si thin-film transistors on steel substrates
    Howell, RS
    Stewart, M
    Karnik, SV
    Saha, SK
    Hatalis, MK
    IEEE ELECTRON DEVICE LETTERS, 2000, 21 (02) : 70 - 72
  • [3] Poly-Si/poly-SiCx heterojunction thin-film transistors
    Choi, K
    Matsumura, M
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1998, 45 (02) : 401 - 405
  • [4] LEAKAGE CURRENT REDUCTION OF POLY-SI THIN-FILM TRANSISTORS BY 2-STEP ANNEALING
    AOYAMA, T
    MOCHIZUKI, Y
    KAWACHI, G
    OIKAWA, S
    MIYATA, K
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 2-LETTERS, 1991, 30 (1B): : L84 - L87
  • [5] CURRENT DLTS MEASUREMENTS ON POLY-SI THIN-FILM TRANSISTORS
    AYRES, JR
    MICROELECTRONIC ENGINEERING, 1992, 19 (1-4) : 179 - 182
  • [6] Impacts of channel film thickness on poly-Si tunnel thin-film transistors
    Ma, William Cheng-Yu
    Hsu, Hui-Shun
    Fang, Chih-Cheng
    Jao, Che-Yu
    Liao, Tzu-Han
    THIN SOLID FILMS, 2018, 660 : 926 - 930
  • [7] CONDUCTION MECHANISM OF LEAKAGE CURRENT OBSERVED IN METAL-OXIDE-SEMICONDUCTOR TRANSISTORS AND POLY-SI THIN-FILM TRANSISTORS
    YAZAKI, M
    TAKENAKA, S
    OHSHIMA, H
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 1992, 31 (2A): : 206 - 209
  • [8] Complete Extraction of Trap Densities in Poly-Si Thin-Film Transistors
    Kimura, Mutsumi
    Yoshino, Takuto
    Harada, Kiyoshi
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (12) : 3426 - 3433
  • [9] CHARACTERIZATION OF LOW-TEMPERATURE POLY-SI THIN-FILM TRANSISTORS
    BROTHERTON, SD
    AYRES, JR
    YOUNG, ND
    SOLID-STATE ELECTRONICS, 1991, 34 (07) : 671 - 679
  • [10] LOW THERMAL BUDGET POLY-SI THIN-FILM TRANSISTORS ON GLASS
    LIU, G
    FONASH, SJ
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 2-LETTERS, 1991, 30 (2B): : L269 - L271