A New Quaternary Full Adder Cell based on CNFET for Use in Fast Arithmetic Circuits

被引:1
|
作者
Bolourforoush, Alireza [1 ]
Ghanatghestani, Mokhtar Mohammadi [2 ]
机构
[1] Islamic Azad Univ, Dept Comp Engn, Kerman Branch, Kerman, Iran
[2] Islamic Azad Univ, Dept Comp Engn, Bam Branch, Bam, Iran
关键词
TRANSISTORS INCLUDING NONIDEALITIES; CARBON NANOTUBE FET; COMPACT SPICE MODEL; CNTFET-BASED DESIGN; LOGIC GATES; EFFICIENT; PERFORMANCE; POWER;
D O I
10.1149/2162-8777/ac91f4
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Multi-valued logic potentially increases the efficiency of arithmetic circuits and digital signal processing. Quaternary logic can be suggested as a solution to the problem of power consumption and connection complexity in binary digital systems. The possibility of having several threshold voltage levels using the Carbon Nanotube Field Effect Transistor (CNFET) results in the widespread use of this technology in the design of multi-valued circuits. In this paper, a quaternary full adder cell has been proposed. The main goal of the proposed circuit is to reduce the critical delay path in the quaternary full adder circuit using a parallel design. The proposed circuit is compared with four quaternary full adders based on simulation results using HSPICE in 32 nm technology. The experimental results show the higher performance of the proposed quaternary full adder cell than the state-of-the-art designs.
引用
收藏
页数:10
相关论文
共 50 条
  • [41] A fast method for process reliability analysis of CNFET-based digital integrated circuits
    Saeedi, Fereshteh
    Ghavami, Behnam
    Raji, Mohsen
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2018, 17 (02) : 571 - 579
  • [42] Quaternary Galois field adder based all-optical multivalued logic circuits
    Chattopadhyay, Tanay
    Taraphdar, Chinmoy
    Roy, Jitendra Nath
    APPLIED OPTICS, 2009, 48 (22) : E35 - E44
  • [43] Quaternary Galois field adder based all-optical multivalued logic circuits
    Chattopadhyay, Tanay
    Taraphdar, Chinmoy
    Roy, Jitendra Nath
    Applied Optics, 2009, 48 (22):
  • [44] A new keeper domino logic based full adder for high-speed arithme-tic circuits
    Bansal, Deepika
    Nagar, Bal Chand
    Singh, Brahamdeo Prasad
    Kumar, Ajay
    Micro and Nanosystems, 2021, 13 (02) : 223 - 232
  • [45] A Novel Highly-Efficient Inexact Full Adder Cell for Motion and Edge Detection Systems of Image Processing in CNFET Technology
    Mehrabani, Yavar Safaei
    Gigasari, Samaneh Goldani
    Mirzaei, Mohammad
    Uoosefian, Hamidreza
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2022, 18 (04)
  • [46] CNFET-based design of efficient ternary half adder and 1-trit multiplier circuits using dynamic logic
    Sardroudi, Farzin Mahboob
    Habibi, Mehdi
    Moaiyeri, Mohammad Hossein
    MICROELECTRONICS JOURNAL, 2021, 113
  • [47] Improving Soft Error Robustness of Full Adder Circuits with Decoupling Cell and Transistor Sizing
    Oliveira, Rafael N. M.
    da Silva, Fabio G. R. G.
    Reis, Ricardo
    Schvittz, Rafael B.
    Meinhardt, Cristina
    2022 35TH SBC/SBMICRO/IEEE/ACM SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI 2022), 2022,
  • [48] Efficient CNTFET-based design of quaternary logic gates and arithmetic circuits
    Ebrahimi, Seyyed Ashkan
    Reshadinezhad, Mohammad Reza
    Bohlooli, Ali
    Shahsavari, Mahyar
    MICROELECTRONICS JOURNAL, 2016, 53 : 156 - 166
  • [49] New XOR/XNOR and full adder circuits for low voltage, low power applications
    Lee, H
    Sobelman, GE
    MICROELECTRONICS JOURNAL, 1998, 29 (08) : 509 - 517
  • [50] Design and Analysis of a New Carbone Nanotube Full Adder Cell
    Ghadiry, M. H.
    Abd Manaf, Asrulnizam
    Ahmadi, M. T.
    Sadeghi, Hatef
    Senejani, M. Nadi
    JOURNAL OF NANOMATERIALS, 2011, 2011