A New Quaternary Full Adder Cell based on CNFET for Use in Fast Arithmetic Circuits

被引:1
|
作者
Bolourforoush, Alireza [1 ]
Ghanatghestani, Mokhtar Mohammadi [2 ]
机构
[1] Islamic Azad Univ, Dept Comp Engn, Kerman Branch, Kerman, Iran
[2] Islamic Azad Univ, Dept Comp Engn, Bam Branch, Bam, Iran
关键词
TRANSISTORS INCLUDING NONIDEALITIES; CARBON NANOTUBE FET; COMPACT SPICE MODEL; CNTFET-BASED DESIGN; LOGIC GATES; EFFICIENT; PERFORMANCE; POWER;
D O I
10.1149/2162-8777/ac91f4
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Multi-valued logic potentially increases the efficiency of arithmetic circuits and digital signal processing. Quaternary logic can be suggested as a solution to the problem of power consumption and connection complexity in binary digital systems. The possibility of having several threshold voltage levels using the Carbon Nanotube Field Effect Transistor (CNFET) results in the widespread use of this technology in the design of multi-valued circuits. In this paper, a quaternary full adder cell has been proposed. The main goal of the proposed circuit is to reduce the critical delay path in the quaternary full adder circuit using a parallel design. The proposed circuit is compared with four quaternary full adders based on simulation results using HSPICE in 32 nm technology. The experimental results show the higher performance of the proposed quaternary full adder cell than the state-of-the-art designs.
引用
收藏
页数:10
相关论文
共 50 条
  • [31] Quaternary full adder cells based on carbon nanotube FETs
    Fazel Sharifi
    Mohammad Hossein Moaiyeri
    Keivan Navi
    Nader Bagherzadeh
    Journal of Computational Electronics, 2015, 14 : 762 - 772
  • [32] Mixed Full Adder topologies for high-performance low-power arithmetic circuits
    Alioto, M.
    Di Cataldo, G.
    Palumbob, G.
    MICROELECTRONICS JOURNAL, 2007, 38 (01) : 130 - 139
  • [33] Low-power and low-energy CNFET-based approximate full adder cell for image processing applications
    Mehrabani, Yavar Safaei
    Maleknejad, Mojtaba
    Rostami, Danial
    Uoosefian, Hamid Reza
    CIRCUIT WORLD, 2022, 49 (04) : 397 - 412
  • [34] FULL ADDER-BASED ARITHMETIC UNITS FOR FINITE INTEGER RINGS
    STOURAITIS, T
    KIM, SW
    SKAVANTZOS, A
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1993, 40 (11): : 740 - 745
  • [35] An efficient inexact Full Adder cell design in CNFET technology with high-PSNR for image processing
    Ataie, Roghayeh
    Zarandi, Azadeh Alsadat Emrani
    Mehrabani, Yavar Safaei
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2019, 106 (06) : 928 - 944
  • [36] A Regularly Modularized Multiplexer-based Full Adder for Arithmetic Applications
    Tung, Chiou-Kou
    Shieh, Shao-Hui
    Cheng, Ching-Hwa
    APPLIED MATHEMATICS & INFORMATION SCIENCES, 2014, 8 (03): : 1257 - 1265
  • [37] A Ternary Full Adder Cell Based on Carbon Nanotube FET for High-Speed Arithmetic Units
    Ghanatghestani, Mokhtar Mohammadi
    Ghavami, Behnam
    Pedram, Hossein
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2018, 13 (03) : 368 - 377
  • [38] Energy Efficient Full Swing GDI Based Adder Architecture for Arithmetic Applications
    Aggarwal, Pratibha
    Garg, Bharat
    WIRELESS PERSONAL COMMUNICATIONS, 2024, 135 (03) : 1663 - 1678
  • [39] A fast method for process reliability analysis of CNFET-based digital integrated circuits
    Fereshteh Saeedi
    Behnam Ghavami
    Mohsen Raji
    Journal of Computational Electronics, 2018, 17 : 571 - 579
  • [40] A 1-bit full adder using CNFET based dual chirality high speed domino logic
    Garg, Sandeep
    Gupta, Tarun K.
    Pandey, Amit K.
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2020, 48 (01) : 115 - 133