A New Quaternary Full Adder Cell based on CNFET for Use in Fast Arithmetic Circuits

被引:1
|
作者
Bolourforoush, Alireza [1 ]
Ghanatghestani, Mokhtar Mohammadi [2 ]
机构
[1] Islamic Azad Univ, Dept Comp Engn, Kerman Branch, Kerman, Iran
[2] Islamic Azad Univ, Dept Comp Engn, Bam Branch, Bam, Iran
关键词
TRANSISTORS INCLUDING NONIDEALITIES; CARBON NANOTUBE FET; COMPACT SPICE MODEL; CNTFET-BASED DESIGN; LOGIC GATES; EFFICIENT; PERFORMANCE; POWER;
D O I
10.1149/2162-8777/ac91f4
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Multi-valued logic potentially increases the efficiency of arithmetic circuits and digital signal processing. Quaternary logic can be suggested as a solution to the problem of power consumption and connection complexity in binary digital systems. The possibility of having several threshold voltage levels using the Carbon Nanotube Field Effect Transistor (CNFET) results in the widespread use of this technology in the design of multi-valued circuits. In this paper, a quaternary full adder cell has been proposed. The main goal of the proposed circuit is to reduce the critical delay path in the quaternary full adder circuit using a parallel design. The proposed circuit is compared with four quaternary full adders based on simulation results using HSPICE in 32 nm technology. The experimental results show the higher performance of the proposed quaternary full adder cell than the state-of-the-art designs.
引用
收藏
页数:10
相关论文
共 50 条
  • [21] The design of adder, subtractor, and derivative circuits without the use of op-amp in CNFET Technology
    Karimi, Ahmad
    Navi, Keivan
    COMPUTERS & ELECTRICAL ENGINEERING, 2024, 113
  • [22] A new low-power Dynamic-GDI full adder in CNFET technology
    Ghorbani, Ali
    Dolatshahi, Mehdi
    Zanjani, S. Mohammadali
    Barekatain, Behrang
    INTEGRATION-THE VLSI JOURNAL, 2022, 83 : 46 - 59
  • [23] A fast approximate quaternary full adder using a parallel design based on Carbon Nanotube FET
    Bolourforoush, Alireza
    Ghanatghestani, Mokhtar Mohammadi
    INTERNATIONAL JOURNAL OF NANO DIMENSION, 2023, 14 (03) : 267 - 276
  • [24] A New Energy Efficient Full Adder Design for Arithmetic Applications
    Kumar, Pankaj
    Sharma, Rajender Kumar
    2017 4TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN), 2017, : 555 - 560
  • [25] A review of 0.18-μm full adder performances for tree structured arithmetic circuits
    Chang, CH
    Gu, JM
    Zhang, MY
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (06) : 686 - 695
  • [26] A novel low-energy CNFET-based full adder cell using pass-transistor logic
    Mehrabani, Yavar Safaei
    Mirzaee, Reza Faghih
    Eshghi, Mohammad
    International Journal of High Performance Systems Architecture, 2015, 5 (04) : 193 - 201
  • [27] A Novel Efficient CNFET-Based Inexact Full Adder Design for Image Processing Applications
    Mehrabani, Yavar Safaei
    Parsapour, Mona
    Moradi, Mona
    Bagherizadeh, Mehdi
    INTERNATIONAL JOURNAL OF NANOSCIENCE, 2021, 20 (02)
  • [28] A Novel Multiplexer-Based Quaternary Full Adder in Nanoelectronics
    Esmail Roosta
    Seied Ali Hosseini
    Circuits, Systems, and Signal Processing, 2019, 38 : 4056 - 4078
  • [29] A Novel Multiplexer-Based Quaternary Full Adder in Nanoelectronics
    Roosta, Esmail
    Hosseini, Seied Ali
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2019, 38 (09) : 4056 - 4078
  • [30] Quaternary full adder cells based on carbon nanotube FETs
    Sharifi, Fazel
    Moaiyeri, Mohammad Hossein
    Navi, Keivan
    Bagherzadeh, Nader
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2015, 14 (03) : 762 - 772