Resonant-Clock Design for a Power-Efficient, High-Volume x86-64 Microprocessor

被引:34
|
作者
Sathe, Visvesh S. [1 ]
Arekapudi, Srikanth [2 ]
Ishii, Alexander [3 ]
Ouyang, Charles [2 ]
Papaefthymiou, Marios C. [3 ]
Naffziger, Samuel [1 ]
机构
[1] Adv Micro Devices Inc, Ft Collins, CO 80525 USA
[2] Adv Micro Devices Inc, Sunnyvale, CA 94086 USA
[3] Cyclos Semicond Inc, Berkeley, CA 94709 USA
关键词
Clocks; high-performance computing; low-power electronics; microprocessors;
D O I
10.1109/JSSC.2012.2218068
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
AMD's 32-nm x86-64 core code-named "Piledriver" features a resonant global clock distribution to reduce clock distribution power while maintaining a low clock skew. To support a wide range of operating frequencies expected of the core, the global clock system operates in two modes: a resonant-clock (rclk) mode for energy-efficient operation over a desired frequency range and a conventional, direct-drive mode (cclk) to support low-frequency operation. This dual-mode feature was implemented with minimal area impact to achieve both reduced average power dissipation and improved power-constrained performance. In Piledriver, resonant clocking achieves a peak 25% global clock power reduction at 75 degrees C, which translates to a 4.5% reduction in average application core power.
引用
收藏
页码:140 / 149
页数:10
相关论文
共 5 条
  • [1] Adaptive Clocking System for Improved Power Efficiency in a 28nm x86-64 Microprocessor
    Grenat, Aaron
    Pant, Sanjay
    Rachala, Ravinder
    Naffziger, Samuel
    2014 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2014, 57 : 106 - +
  • [2] Increasing the Performance of a 28nm x86-64 Microprocessor Through System Power Management
    Grenat, Aaron
    Sundaram, Sriram
    Kosonocky, Stephen
    Rachala, Ravinder
    Sambamurthy, Sriram
    Liepe, Steven
    Rodriguez, Miguel
    Burd, Tom
    Clark, Adam
    Austin, Michael
    Naffziger, Samuel
    2016 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2016, 59 : 74 - 75
  • [3] Design and Implementation of Soft-Edge Flip-Flops for x86-64 AMD Microprocessor Modules
    Dillen, Steve J.
    Priore, Don A.
    Horiuchi, Aaron K.
    Naffziger, Samuel D.
    2012 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2012,
  • [4] Zen 2: The AMD 7nm Energy-Efficient High-Performance x86-64 Microprocessor Core
    Singh, Teja
    Rangarajan, Sundar
    John, Deepesh
    Schreiber, Russell
    Oliver, Spence
    Seahra, Rajit
    Schaefer, Alex
    2020 IEEE INTERNATIONAL SOLID- STATE CIRCUITS CONFERENCE (ISSCC), 2020, : 42 - +
  • [5] Design Optimizations for Reduced Power and Higher Operating Frequency in a Custom x86-64 Processor Core
    Keshlear, W.
    Oliver, S.
    Colyer, R.
    Schreiber, J.
    Antoniadis, T.
    Mickelson, T.
    Puzey, T.
    Bates, M.
    PROCEEDINGS OF THE IEEE 2009 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2009, : 17 - 20